LAMINATED SEMICONDUCTOR DEVICE

To provide a laminated semiconductor device capable of being hermetically sealed even when using a semiconductor chip in which a pitch interval between an input electrode and an output electrode is made fine.SOLUTION: A laminated semiconductor device includes an upper semiconductor substrate 11B, an...

Full description

Saved in:
Bibliographic Details
Main Author MOTOYOSHI MAKOTO
Format Patent
LanguageEnglish
Japanese
Published 17.05.2022
Subjects
Online AccessGet full text

Cover

Loading…
Abstract To provide a laminated semiconductor device capable of being hermetically sealed even when using a semiconductor chip in which a pitch interval between an input electrode and an output electrode is made fine.SOLUTION: A laminated semiconductor device includes an upper semiconductor substrate 11B, an upper insulation layer 13B that is over a main surface of the upper semiconductor substrate 11B, an upper sealing pattern portion that encloses sides of the upper insulation layer 13B, a lower chip 10A that is arranged so that a chip mounting region composed of at least a portion of the main surface faces the upper insulation layer 13B, an upper sealing pattern portion (14B, 15o, 15i) that is arranged on a main surface of the lower chip 10A, constitutes a pattern corresponding to the arrangement of the upper sealing pattern portion, encloses sides of the chip mounting region, and forms a metallurgical connection body (14A, 15o, 15i) by solid phase diffusion bonding with the upper sealing pattern portion. In each of the chip mounting region, the upper insulation layer 13B, and metallurgical connection body, an air tight space is formed.SELECTED DRAWING: Figure 6 【課題】入出力電極のピッチ間隔が微細化された半導体チップが用いられる場合であっても、気密封止が可能な積層型半導体装置を提供する。【解決手段】上側半導体基板11Bと、上側半導体基板11Bの主面上の上側絶縁層13Bと、上側絶縁層13Bの周辺に沿って周回する上側封止パターン部と、上側絶縁層13Bに、主面の少なく共一部で構成されるチップ搭載領域が対向するように配置された下側チップ10Aと、下側チップ10Aの主面上に配置され、上側封止パターン部の配置に対応したパターンを構成し、チップ搭載領域の周辺を周回し、上側封止パターン部との固相拡散接合により金属学的接続体(14A,15o,15i)を構成する上側封止パターン部(14B,15o,15i)を備える。チップ搭載領域、上側絶縁層13B及び金属学的接続体の内部に気密空間を形成している。【選択図】図6
AbstractList To provide a laminated semiconductor device capable of being hermetically sealed even when using a semiconductor chip in which a pitch interval between an input electrode and an output electrode is made fine.SOLUTION: A laminated semiconductor device includes an upper semiconductor substrate 11B, an upper insulation layer 13B that is over a main surface of the upper semiconductor substrate 11B, an upper sealing pattern portion that encloses sides of the upper insulation layer 13B, a lower chip 10A that is arranged so that a chip mounting region composed of at least a portion of the main surface faces the upper insulation layer 13B, an upper sealing pattern portion (14B, 15o, 15i) that is arranged on a main surface of the lower chip 10A, constitutes a pattern corresponding to the arrangement of the upper sealing pattern portion, encloses sides of the chip mounting region, and forms a metallurgical connection body (14A, 15o, 15i) by solid phase diffusion bonding with the upper sealing pattern portion. In each of the chip mounting region, the upper insulation layer 13B, and metallurgical connection body, an air tight space is formed.SELECTED DRAWING: Figure 6 【課題】入出力電極のピッチ間隔が微細化された半導体チップが用いられる場合であっても、気密封止が可能な積層型半導体装置を提供する。【解決手段】上側半導体基板11Bと、上側半導体基板11Bの主面上の上側絶縁層13Bと、上側絶縁層13Bの周辺に沿って周回する上側封止パターン部と、上側絶縁層13Bに、主面の少なく共一部で構成されるチップ搭載領域が対向するように配置された下側チップ10Aと、下側チップ10Aの主面上に配置され、上側封止パターン部の配置に対応したパターンを構成し、チップ搭載領域の周辺を周回し、上側封止パターン部との固相拡散接合により金属学的接続体(14A,15o,15i)を構成する上側封止パターン部(14B,15o,15i)を備える。チップ搭載領域、上側絶縁層13B及び金属学的接続体の内部に気密空間を形成している。【選択図】図6
Author MOTOYOSHI MAKOTO
Author_xml – fullname: MOTOYOSHI MAKOTO
BookMark eNrjYmDJy89L5WSQ83H09fRzDHF1UQh29fV09vdzCXUO8Q9ScHEN83R25WFgTUvMKU7lhdLcDEpuriHOHrqpBfnxqcUFicmpeakl8V4BRgZGRgbmhpYmZo7GRCkCANU6I5c
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate 積層型半導体装置
ExternalDocumentID JP2022071946A
GroupedDBID EVB
ID FETCH-epo_espacenet_JP2022071946A3
IEDL.DBID EVB
IngestDate Fri Jul 19 10:39:19 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
Japanese
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_JP2022071946A3
Notes Application Number: JP20200181091
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220517&DB=EPODOC&CC=JP&NR=2022071946A
ParticipantIDs epo_espacenet_JP2022071946A
PublicationCentury 2000
PublicationDate 20220517
PublicationDateYYYYMMDD 2022-05-17
PublicationDate_xml – month: 05
  year: 2022
  text: 20220517
  day: 17
PublicationDecade 2020
PublicationYear 2022
RelatedCompanies TOHOKU MICROTEC CO LTD
RelatedCompanies_xml – name: TOHOKU MICROTEC CO LTD
Score 3.530759
Snippet To provide a laminated semiconductor device capable of being hermetically sealed even when using a semiconductor chip in which a pitch interval between an...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title LAMINATED SEMICONDUCTOR DEVICE
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220517&DB=EPODOC&locale=&CC=JP&NR=2022071946A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQSTQ0TjZMA3ZTzQ3TEnVNTJItdRPNU4yArJQ0Q7NEC9CZKKDVFn5mHqEmXhGmEUwM2bC9MOBzQsvBhyMCc1QyML-XgMvrAsQglgt4bWWxflImUCjf3i3E1kUN2jsG7Ro1NFdzcbJ1DfB38XdWc3a29QpQ8wuCyJkDe-xmjswMrKB2NOigfdcwJ9C2lALkOsVNkIEtAGhcXokQA1NWojADpzPs6jVhBg5f6Iw3kAnNfMUiDHI-jr6efo7AokYhGBR6_n4uoc4h_kEKLq5hns6uogxKbq4hzh66QIvi4d6K9wpAcpSxGAMLsL-fKsGgkGKQbGxqkmqRlJZiYGKcYpCYnGwCOlQlxdDYIs3S2ESSQRqPQVJ4ZaUZuEA80PS3obkMA0tJUWmqLLBWLUmSA4cGAHxudr8
link.rule.ids 230,309,786,891,25594,76906
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_mFOebTkWdziLSt2KzZm33UKRLW9raL2Y39lb6CSrocBX_fZPa6Z72duTgkhzcXS6X-wXgPkVSjiqapiqoSgWM84mQKsWIUkWF5FRlmCjstUUg23PsLsfLDrxtemEanNDvBhyRWlRO7b1u_PXq_xLLaN5Wrh-yFzr08WjFmsG32THrGkUKb0w1MwqNkPCEaG7EB7NfnkIzdlnfg32FwfOys9NiytpSVtsxxTqGg4iKe69PoPOa9qFHNl-v9eHQbyvelGyNb30KQ0_3nUCnroZ7ZtoLA2NO4nDGGebCIeYZ3FlmTGyBTpT8bStxo61FSefQpfl-eQFcIebSGJdqVhUilgoxzXPMQFUKJKnVRMKXMNgh6Gon9xZ6dux7iecETwM4YhxWCkfKNXTrz6_yhkbYOhs2mvkBMdd5rA
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=LAMINATED+SEMICONDUCTOR+DEVICE&rft.inventor=MOTOYOSHI+MAKOTO&rft.date=2022-05-17&rft.externalDBID=A&rft.externalDocID=JP2022071946A