MULTILAYER WIRING BOARD

To provide a multilayer wiring board capable of suppressing variations in temperature rise in an operation region of a transistor.SOLUTION: An opening in which a part of a conductor pattern is exposed and which is long in one direction is provided in a protective film covering the conductor pattern...

Full description

Saved in:
Bibliographic Details
Main Authors KOYA SHIGEKI, KONDO MASAO, SASAKI KENJI
Format Patent
LanguageEnglish
Japanese
Published 17.09.2020
Subjects
Online AccessGet full text

Cover

Loading…
Abstract To provide a multilayer wiring board capable of suppressing variations in temperature rise in an operation region of a transistor.SOLUTION: An opening in which a part of a conductor pattern is exposed and which is long in one direction is provided in a protective film covering the conductor pattern of an uppermost conductor layer in a multilayer wiring board. A first via conductor extends downward from an uppermost conductor pattern and reaches at least a conductor pattern of a second layer. A second via conductor extends downward from a conductor pattern of the second layer or a third layer and reaches a conductor pattern which is lower for at least one layer. In a planar view, the first via conductor and the opening are partially overlapped. At least two of multiple second via conductors are disposed at positions holding the opening therebetween. In the multiple second via conductors holding the opening therebetween, a difference between a narrowest interval from the second via conductor disposed at one side of the opening to the opening and a narrowest interval from the second via conductor disposed at the other side to the opening is smaller than a narrowest interval from the multiple second via conductors to the opening.SELECTED DRAWING: Figure 1 【課題】トランジスタの動作領域の温度上昇のばらつきを抑制することができる多層配線基板を提供する。【解決手段】多層配線基板の最も上の導体層の導体パターンを覆う保護膜に、導体パターンの一部を露出させる一方向に長い開口が設けられている。第1ビア導体が、最も上の導体パターンから下方に延び、少なくとも2層目の導体パターンまで達する。第2ビア導体が、2層目または3層目の導体パターンから下方に延び、少なくとも1層分下の導体パターンまで達する。平面視において、第1ビア導体と開口とが部分的に重なっている。複数の第2ビア導体のうち少なくとも2つは、開口を挟む位置に配置されている。開口を挟む複数の第2ビア導体のうち、開口の一方の側に配置された第2ビア導体から開口までの最も狭い間隔と、他方の側に配置された第2ビア導体から開口までの最も狭い間隔との差が、複数の第2ビア導体から開口までの最も狭い間隔より小さい。【選択図】図1
AbstractList To provide a multilayer wiring board capable of suppressing variations in temperature rise in an operation region of a transistor.SOLUTION: An opening in which a part of a conductor pattern is exposed and which is long in one direction is provided in a protective film covering the conductor pattern of an uppermost conductor layer in a multilayer wiring board. A first via conductor extends downward from an uppermost conductor pattern and reaches at least a conductor pattern of a second layer. A second via conductor extends downward from a conductor pattern of the second layer or a third layer and reaches a conductor pattern which is lower for at least one layer. In a planar view, the first via conductor and the opening are partially overlapped. At least two of multiple second via conductors are disposed at positions holding the opening therebetween. In the multiple second via conductors holding the opening therebetween, a difference between a narrowest interval from the second via conductor disposed at one side of the opening to the opening and a narrowest interval from the second via conductor disposed at the other side to the opening is smaller than a narrowest interval from the multiple second via conductors to the opening.SELECTED DRAWING: Figure 1 【課題】トランジスタの動作領域の温度上昇のばらつきを抑制することができる多層配線基板を提供する。【解決手段】多層配線基板の最も上の導体層の導体パターンを覆う保護膜に、導体パターンの一部を露出させる一方向に長い開口が設けられている。第1ビア導体が、最も上の導体パターンから下方に延び、少なくとも2層目の導体パターンまで達する。第2ビア導体が、2層目または3層目の導体パターンから下方に延び、少なくとも1層分下の導体パターンまで達する。平面視において、第1ビア導体と開口とが部分的に重なっている。複数の第2ビア導体のうち少なくとも2つは、開口を挟む位置に配置されている。開口を挟む複数の第2ビア導体のうち、開口の一方の側に配置された第2ビア導体から開口までの最も狭い間隔と、他方の側に配置された第2ビア導体から開口までの最も狭い間隔との差が、複数の第2ビア導体から開口までの最も狭い間隔より小さい。【選択図】図1
Author KONDO MASAO
KOYA SHIGEKI
SASAKI KENJI
Author_xml – fullname: KOYA SHIGEKI
– fullname: KONDO MASAO
– fullname: SASAKI KENJI
BookMark eNrjYmDJy89L5WQQ9w31CfH0cYx0DVII9wzy9HNXcPJ3DHLhYWBNS8wpTuWF0twMSm6uIc4euqkF-fGpxQWJyal5qSXxXgFGBkYGhqYGBkZmjsZEKQIA6B4hlA
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate 多層配線基板
ExternalDocumentID JP2020150026A
GroupedDBID EVB
ID FETCH-epo_espacenet_JP2020150026A3
IEDL.DBID EVB
IngestDate Fri Jul 19 13:00:42 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
Japanese
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_JP2020150026A3
Notes Application Number: JP20190043951
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200917&DB=EPODOC&CC=JP&NR=2020150026A
ParticipantIDs epo_espacenet_JP2020150026A
PublicationCentury 2000
PublicationDate 20200917
PublicationDateYYYYMMDD 2020-09-17
PublicationDate_xml – month: 09
  year: 2020
  text: 20200917
  day: 17
PublicationDecade 2020
PublicationYear 2020
RelatedCompanies MURATA MFG CO LTD
RelatedCompanies_xml – name: MURATA MFG CO LTD
Score 3.41609
Snippet To provide a multilayer wiring board capable of suppressing variations in temperature rise in an operation region of a transistor.SOLUTION: An opening in which...
SourceID epo
SourceType Open Access Repository
SubjectTerms CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS
ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
PRINTED CIRCUITS
Title MULTILAYER WIRING BOARD
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200917&DB=EPODOC&locale=&CC=JP&NR=2020150026A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMTKxMLE0TzTVTUtNM9I1STNL07VINDbVTTGySDJMTjM1TkkCL5D1M_MINfGKMI1gYsiG7YUBnxNaDj4cEZijkoH5vQRcXhcgBrFcwGsri_WTMoFC-fZuIbYuatDeMWio39BczcXJ1jXA38XfWc3Z2dYrQM0vCCwHbPsAexyOzAysoHY06KB91zAn0LaUAuQ6xU2QgS0AaFxeiRADU1aiMAOnM-zqNWEGDl_ojDeQCc18xSIM4r6hPiGePo6RrkEK4Z6gVQwKTv6OQS6iDEpuriHOHrpAG-Lh_on3CkByjbEYAwuwo58qwaCQnJqSap5kZpiWamxsAmrIJ5olmwJrbHNgEKYmWiZKMkjjMUgKr6w0AxeIB1rpYGguw8BSUlSaKgusTkuS5MDBAAAT6nVx
link.rule.ids 230,309,786,891,25594,76906
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1ZS8NAEB5qFeubVq1ajyCStyC504cgOUliLkKq9Snk2IAKWmzEv-_ukmqf-rbswOzuwOwc-80swJ0gadJMLWWuRa3ASa3SclopylwjaBVft7LYVBQgGyveXAoW8mIA7-taGNon9Ic2R8QaVWN97-h9vfxPYtkUW7m6r17x1OeDm-s220fHJNXPq6xt6k6a2InFWpYepGycURr2fXDEYezArkra8xLf6ckkZSnLTZviHsJeitl9dEcweCvHMLLWX6-NYT_qX7zxsFe-1TFMonmY-6Hx4mTMs09QDIyZGJl9Areuk1seh1co_s5TBOnGbsRTGOJAH50BU6MGqZXCt0gUJeLIl0otY4utYhGiclaew3QLo4ut1BsYeXkUFqEfP07hgFAI6oFXL2HYfX2jK2xau-qaiuQXuW94Xg
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=MULTILAYER+WIRING+BOARD&rft.inventor=KOYA+SHIGEKI&rft.inventor=KONDO+MASAO&rft.inventor=SASAKI+KENJI&rft.date=2020-09-17&rft.externalDBID=A&rft.externalDocID=JP2020150026A