EPITAXIAL WAFER MANUFACTURING METHOD

PROBLEM TO BE SOLVED: To provide an epitaxial wafer manufacturing method capable of inhibiting stack fault.SOLUTION: An epitaxial wafer manufacturing method comprises a preparation process and a growth process. In the preparation process, a red phosphorous-doped substrate W having a low resistivity...

Full description

Saved in:
Bibliographic Details
Main Author YOSHIOKA SHOHEI
Format Patent
LanguageEnglish
Japanese
Published 26.10.2017
Subjects
Online AccessGet full text

Cover

Loading…
Abstract PROBLEM TO BE SOLVED: To provide an epitaxial wafer manufacturing method capable of inhibiting stack fault.SOLUTION: An epitaxial wafer manufacturing method comprises a preparation process and a growth process. In the preparation process, a red phosphorous-doped substrate W having a low resistivity is prepared. The substrate W is added with phosphorous equal to or more than 5×10atoms/cmas a dopant. In the growth process, an epitaxial layer is grown on the substrate W at a temperature not less than 1040°C and not more than 1130°C and at a growth rate equal to or less than 2 μm/min.SELECTED DRAWING: Figure 6 【課題】積層欠陥を抑制可能なエピタキシャルウェーハの製造方法を提供する。【解決手段】エピタキシャルウェーハの製造方法は、準備する工程と、成長する工程を備える。準備する工程は、赤燐がドープされた低抵抗率の基板Wを準備する。基板Wは、ドーパントとしてリンが5×1019atоms/cm3以上添加される。成長する工程は、基板Wに1040℃以上かつ1130℃以下の温度でエピタキシャル層を2μm/min以下の成長速度で成長させる。【選択図】図6
AbstractList PROBLEM TO BE SOLVED: To provide an epitaxial wafer manufacturing method capable of inhibiting stack fault.SOLUTION: An epitaxial wafer manufacturing method comprises a preparation process and a growth process. In the preparation process, a red phosphorous-doped substrate W having a low resistivity is prepared. The substrate W is added with phosphorous equal to or more than 5×10atoms/cmas a dopant. In the growth process, an epitaxial layer is grown on the substrate W at a temperature not less than 1040°C and not more than 1130°C and at a growth rate equal to or less than 2 μm/min.SELECTED DRAWING: Figure 6 【課題】積層欠陥を抑制可能なエピタキシャルウェーハの製造方法を提供する。【解決手段】エピタキシャルウェーハの製造方法は、準備する工程と、成長する工程を備える。準備する工程は、赤燐がドープされた低抵抗率の基板Wを準備する。基板Wは、ドーパントとしてリンが5×1019atоms/cm3以上添加される。成長する工程は、基板Wに1040℃以上かつ1130℃以下の温度でエピタキシャル層を2μm/min以下の成長速度で成長させる。【選択図】図6
Author YOSHIOKA SHOHEI
Author_xml – fullname: YOSHIOKA SHOHEI
BookMark eNrjYmDJy89L5WRQcQ3wDHGM8HT0UQh3dHMNUvB19At1c3QOCQ3y9HNX8HUN8fB34WFgTUvMKU7lhdLcDEpuriHOHrqpBfnxqcUFicmpeakl8V4BRgaG5oaWpkbmxo7GRCkCALMsJVI
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate エピタキシャルウェーハの製造方法
ExternalDocumentID JP2017195273A
GroupedDBID EVB
ID FETCH-epo_espacenet_JP2017195273A3
IEDL.DBID EVB
IngestDate Fri Jul 19 14:29:26 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
Japanese
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_JP2017195273A3
Notes Application Number: JP20160084435
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171026&DB=EPODOC&CC=JP&NR=2017195273A
ParticipantIDs epo_espacenet_JP2017195273A
PublicationCentury 2000
PublicationDate 20171026
PublicationDateYYYYMMDD 2017-10-26
PublicationDate_xml – month: 10
  year: 2017
  text: 20171026
  day: 26
PublicationDecade 2010
PublicationYear 2017
RelatedCompanies SHIN ETSU HANDOTAI CO LTD
RelatedCompanies_xml – name: SHIN ETSU HANDOTAI CO LTD
Score 3.2327673
Snippet PROBLEM TO BE SOLVED: To provide an epitaxial wafer manufacturing method capable of inhibiting stack fault.SOLUTION: An epitaxial wafer manufacturing method...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
CHEMICAL SURFACE TREATMENT
CHEMISTRY
COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATIONOR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY IONIMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
COATING MATERIAL WITH METALLIC MATERIAL
COATING METALLIC MATERIAL
DIFFUSION TREATMENT OF METALLIC MATERIAL
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION INGENERAL
METALLURGY
SEMICONDUCTOR DEVICES
SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THESURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION
Title EPITAXIAL WAFER MANUFACTURING METHOD
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171026&DB=EPODOC&locale=&CC=JP&NR=2017195273A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5qFfWmValWJUjJLZimefUQJN1sSIN5UBLNrTSPBRW02Ih_39mYak-97QP2BTPfzOzstwBDtPhNBCZN0jX0TVRNliWzMJlUGUzVimLEypLHIYNQ91LVz7SsA2-btzANT-h3Q46IElWgvNeNvl79B7GcJrdyfZ-_YNPHg5tYjth6xyOOl7roTC0aR05EREIsPxbD-W_fhLON2Xuwj3a0wcWBPk35s5TVNqa4J3AQ43Dv9Sl0Xpc9OCKbr9d6cBi0N95YbIVvfQZDGs8SO5vZj8Kz7dK5ENhh6tokSXlGgxDQxIucc7hzaUI8Cadb_G1u4cdbSxtfQBe9_qoPgiGjpT8uOV36UuUM2ogjSqEpBcvZhFXlJQx2DHS1s3cAx7zGVbCiX0O3_vyqbhBb6_y2OZMf3Xh4Tw
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1ZS8NAEB5qFeubVqVajyAlb8E0zdWHIGkOkpiLstG8leYCFbTYiH_f2Zhqn_q27MBeMPvNzM58CzBCi19FYJI4WULfRJR4nlNzteJKpRKlPB9XRUHjkEEoO4nopVLagbdNLUzDE_rdkCOiRuWo73VzX6_-g1hmk1u5vs9esOvjwSaaybbe8ZjipcyaM82KIzMyWMPQvJgN57-yKWUb0_dgH21shaqD9TSjZSmrbUyxj-EgxuHe6xPovC770DM2X6_14TBoX7yx2Srf-hRGVuwSPXV1n3nWbWvOBHqY2LpBEprRwAQWcSLzDO5sixgOh9Mt_ja38OKtpU3OoYtefzkARuHR0p8UlC59KVIGbcQRIZeEvMqqaVUWFzDcMdDlTukt9BwS-AvfDR-HcEQl9DoW5Cvo1p9f5TXibJ3dNOfzA6yke0I
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=EPITAXIAL+WAFER+MANUFACTURING+METHOD&rft.inventor=YOSHIOKA+SHOHEI&rft.date=2017-10-26&rft.externalDBID=A&rft.externalDocID=JP2017195273A