SEMICONDUCTOR WAFER, SEMICONDUCTOR CHIP, SEMICONDUCTOR DEVICE AND PRODUCING METHOD OF SEMICONDUCTOR DEVICE
PROBLEM TO BE SOLVED: To provide an electric-featured examination technique which can shorten the time of the prove test after the wafer level barn in, which can prevent the flow of substandard article to the assembling process, and which can easily analyze the cause of outbreak of failure after the...
Saved in:
Main Authors | , , , , , |
---|---|
Format | Patent |
Language | English |
Published |
07.06.2002
|
Edition | 7 |
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | PROBLEM TO BE SOLVED: To provide an electric-featured examination technique which can shorten the time of the prove test after the wafer level barn in, which can prevent the flow of substandard article to the assembling process, and which can easily analyze the cause of outbreak of failure after the delivery to the customer. SOLUTION: The MCP loads two semiconductor chips, the flash memory and the SRAM. When the wafer level barn in at the semiconductor chip of flash memory is performed, collectively contact check is operated on the input and output pad of each semiconductor chip. Also, the erase/right mode and read mode is operated toward the memory alley of each semiconductor chip, following the step S201-S211. The record data of results of these tests is wrote on the semiconductor chip of flash memory. At the next prove test process, the record data wrote in the process of wafer level barn-in is read out, and the prove test is continued only about the good semiconductor chip. |
---|---|
AbstractList | PROBLEM TO BE SOLVED: To provide an electric-featured examination technique which can shorten the time of the prove test after the wafer level barn in, which can prevent the flow of substandard article to the assembling process, and which can easily analyze the cause of outbreak of failure after the delivery to the customer. SOLUTION: The MCP loads two semiconductor chips, the flash memory and the SRAM. When the wafer level barn in at the semiconductor chip of flash memory is performed, collectively contact check is operated on the input and output pad of each semiconductor chip. Also, the erase/right mode and read mode is operated toward the memory alley of each semiconductor chip, following the step S201-S211. The record data of results of these tests is wrote on the semiconductor chip of flash memory. At the next prove test process, the record data wrote in the process of wafer level barn-in is read out, and the prove test is continued only about the good semiconductor chip. |
Author | OKADA TERUTAKA MOTOMATSU HIROYUKI HARUYAMA KATSUHIRO KITAJIMA FUMIAKI HONMA KAZUKI HATASAWA TAKAHIRO |
Author_xml | – fullname: HATASAWA TAKAHIRO – fullname: OKADA TERUTAKA – fullname: HONMA KAZUKI – fullname: KITAJIMA FUMIAKI – fullname: MOTOMATSU HIROYUKI – fullname: HARUYAMA KATSUHIRO |
BookMark | eNrjYmDJy89L5WTICnb19XT293MJdQ7xD1IId3RzDdJRQBV09vAMQBdzcQ3zdHZVcPRzUQgI8gcKevq5K_i6hnj4uyj4u2FVzMPAmpaYU5zKC6W5GZTcXEOcPXRTC_LjU4sLEpNT81JL4r0CjAwMjAzNjC0NDByNiVIEAHW5OHI |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences Physics |
Edition | 7 |
ExternalDocumentID | JP2002163900A |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_JP2002163900A3 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 13:58:23 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_JP2002163900A3 |
Notes | Application Number: JP20000355658 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20020607&DB=EPODOC&CC=JP&NR=2002163900A |
ParticipantIDs | epo_espacenet_JP2002163900A |
PublicationCentury | 2000 |
PublicationDate | 20020607 |
PublicationDateYYYYMMDD | 2002-06-07 |
PublicationDate_xml | – month: 06 year: 2002 text: 20020607 day: 07 |
PublicationDecade | 2000 |
PublicationYear | 2002 |
RelatedCompanies | HITACHI LTD AKITA ELECTRONICS CO LTD |
RelatedCompanies_xml | – name: AKITA ELECTRONICS CO LTD – name: HITACHI LTD |
Score | 2.5577257 |
Snippet | PROBLEM TO BE SOLVED: To provide an electric-featured examination technique which can shorten the time of the prove test after the wafer level barn in, which... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY INFORMATION STORAGE MEASURING MEASURING ELECTRIC VARIABLES MEASURING MAGNETIC VARIABLES PHYSICS SEMICONDUCTOR DEVICES STATIC STORES TESTING |
Title | SEMICONDUCTOR WAFER, SEMICONDUCTOR CHIP, SEMICONDUCTOR DEVICE AND PRODUCING METHOD OF SEMICONDUCTOR DEVICE |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20020607&DB=EPODOC&locale=&CC=JP&NR=2002163900A |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_m_HzTqahTCSJ9sth2_bAPQ7YktRusKbWbextrm4EK3XAV_33TuOkU2WN-CSH5weUul7sLwLVuW5lrNSYqN7OJahrcVcdJmqqpbU0Mw9FT5yvaIrD9vtkdWsMKvC5zYWSd0A9ZHFFIVCrkvZDn9ezHiUVkbOX8NnkW0PTei5tEWd6ODc3WHIW0mzRkhGEF42Y3VIJI9gnTw9W01gZsCjvaKeO_6KBdpqXMVnWKtw9boZguLw6gwvMa7OLl12s12OktXrxrsC1DNNO5ABdiOD-El8eSPRaQPo5ZhJ5aHo1u0G8Q-53wL0booIMpagUEhRETYCd4QD0a-4wg5v07-AiuPBpjXxXLH32TNeqGK1ttHEM1n-b8BFDCORfcZJmg39QTfeymd2NL46KZccswT6G-ZqKztb112JOfpJTOCeccqsXbO78QurpILiXHn4A-j40 |
link.rule.ids | 230,309,783,888,25578,76884 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8gfuCbokbFj8WYPbm4jX2wB2Kg3dwQ1mUO5I2wrSRqMojM-O_bVVA0hsf-2lzaX3K96_V6BbhWDD219PpEolo6kTSVWtI4ThIpMfSJqppKYn5lW_iG29c6Q31YgtflWxheJ_SDF0dkGpUwfc_5fj37CWJhnls5v42fGTS9c6ImFpenY1U2ZFPE7aYdEEyQiFCzE4h-yPuY62HJcmsDNpmP3SgK7duDdvEsZbZqU5w92AqYuCzfhxLNqlBBy6_XqrDTW9x4V2Gbp2gmcwYu1HB-AC-PBXvEx30UkVB4ajl2eCP8BpHrBX8xbA88ZAstHwtBSBjo-fdCz45cggXi_Dv4EK4cO0KuxKY_-iZr1AlWllo_gnI2zegxCDGllHGTpox-TYmVsZU0xrpMWTOluqqdQG2NoNO1vZdQcaNed9T1_Ica7PIPU4pAhXkG5fztnZ4zu53HF5zvT2Tlkn0 |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=SEMICONDUCTOR+WAFER%2C+SEMICONDUCTOR+CHIP%2C+SEMICONDUCTOR+DEVICE+AND+PRODUCING+METHOD+OF+SEMICONDUCTOR+DEVICE&rft.inventor=HATASAWA+TAKAHIRO&rft.inventor=OKADA+TERUTAKA&rft.inventor=HONMA+KAZUKI&rft.inventor=KITAJIMA+FUMIAKI&rft.inventor=MOTOMATSU+HIROYUKI&rft.inventor=HARUYAMA+KATSUHIRO&rft.date=2002-06-07&rft.externalDBID=A&rft.externalDocID=JP2002163900A |