METHOD AND APPARATUS FOR TLB SHOOT DOWN IN A HETEROGENEOUS COMPUTING SYSTEM SUPPORTING SHARED VIRTUAL MEMORY

Methods and apparatus are disclosed for efficient TLB (translation look aside buffer) shoot downs for heterogeneous devices sharing virtual memory in a multi core system. Embodiments of an apparatus for efficient TLB shoot downs may include a TLB to store virtual address translation entries and a me...

Full description

Saved in:
Bibliographic Details
Main Authors KOKER ALTUG, NEIGER GILBERT, NAVALE ADITVA, SANKARAN RAJESH M, CROSSLAND JAMES B, LANTZ PHILIP, ANDERSON ANDREW V, MALLICK ASIT K
Format Patent
LanguageEnglish
Published 03.04.2015
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Methods and apparatus are disclosed for efficient TLB (translation look aside buffer) shoot downs for heterogeneous devices sharing virtual memory in a multi core system. Embodiments of an apparatus for efficient TLB shoot downs may include a TLB to store virtual address translation entries and a memory management unit coupled with the TLB to maintain PASID (process address space identifier) state entries corresponding to the virtual address translation entries. The PASID state entries may include an active reference state and a lazy invalidation state. The memory management unit may perform atomic modification of PASID state entries responsive to receiving PASID state update requests from devices in the multi core system and read the lazy invalidation state of the PASID state entries. The memory management unit may send PASID state update responses to the devices to synchronize TLB entries prior to activation responsive to the respective lazy invalidation state.
Bibliography:Application Number: IN2014CHENP386