Microfluidic chips with one or more vias

Microfluidic chips that can comprise thin substrates and/or a high density of vias are described herein. An apparatus comprises: a silicon device layer comprising a plurality of vias, the plurality of vias comprising greater than or equal to about 100 vias per square centimeter of a surface of the s...

Full description

Saved in:
Bibliographic Details
Main Authors Teresa Jacqueline Wu, Kevin Winstel, Joshua Thomas Smith, William Francis Landers
Format Patent
LanguageEnglish
Published 11.11.2020
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Microfluidic chips that can comprise thin substrates and/or a high density of vias are described herein. An apparatus comprises: a silicon device layer comprising a plurality of vias, the plurality of vias comprising greater than or equal to about 100 vias per square centimeter of a surface of the silicon device layer and less than or equal to about 100,000 vias per square centimeter of the surface of the silicon device layer, and the plurality of vias extending through the silicon device layer; and a sealing layer bonded to the silicon device layer, wherein the sealing layer has greater rigidity than the silicon device layer. In some embodiments, the silicon device layer has a thickness between about 7 micrometers and about 500 micrometers while a via of the plurality of vias has a diameter between about 5 micrometers and about 5 millimeters.
Bibliography:Application Number: GB20200011413