FRAME REVEALS WITH MASKLESS LITHOGRAPHY IN THE MANUFACTURE OF INTEGRATED CIRCUITS
Integrated circuitry comprising an opaque material layer, such an interconnect metallization layer is first patterned with a maskless lithography to reveal an alignment feature, and is then patterned with masked lithography that aligns to the alignment feature. In some examples, the maskless lithogr...
Saved in:
Main Authors | , |
---|---|
Format | Patent |
Language | English French German |
Published |
29.11.2023
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | Integrated circuitry comprising an opaque material layer, such an interconnect metallization layer is first patterned with a maskless lithography to reveal an alignment feature, and is then patterned with masked lithography that aligns to the alignment feature. In some examples, the maskless lithography employs an I-line digital light processing (DLP) lithography system. In some examples the I-line DLP lithography system performs an alignment with IR illumination through a backside of a wafer. The maskless pattern may include dimensionally large windows within a frame around circuitry regions. A first etch of the opaque material layer may expose the alignment feature within the window, and a second etch of the opaque material may form IC features, such as interconnect metallization features. |
---|---|
Bibliography: | Application Number: EP20210198876 |