BARRIER REDUCTION DURING CODE TRANSLATION

Reducing emission of barriered instructions when translating processor instructions between instruction set architectures (ISA's). Embodiments include obtaining block(s) of processor instructions formatted according to a first processor ISA. The block(s) include an instruction that performs a m...

Full description

Saved in:
Bibliographic Details
Main Authors KISHAN, Arun Upadhyaya, DANG, Clarence Siu Yeen
Format Patent
LanguageEnglish
French
German
Published 22.07.2020
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Reducing emission of barriered instructions when translating processor instructions between instruction set architectures (ISA's). Embodiments include obtaining block(s) of processor instructions formatted according to a first processor ISA. The block(s) include an instruction that performs a memory operation whose execution order is constrained based on a hardware memory model of the first processor ISA. Based on an analysis of the block(s) of processor instructions, it is determined that the memory operation of the at least one instruction can be made order-independent in a hardware memory model of a second processor ISA. Based on the determination, one or more unbarriered processor instructions that are formatted according to the second processor ISA are emitted. The unbarriered processor instruction(s) are structured to perform the memory operation without ordering constraint.
Bibliography:Application Number: EP20180793134