DEVICE AND METHOD FOR A THIN FILM RESISTOR USING A VIA RETARDATION LAYER

A device and method for fabricating an integrated circuit (IC) chip is disclosed. The method includes depositing a first thin film resistor material on a first inter-level dielectric (ILD) layer; depositing an etch retardant layer overlying the first thin film resistor material; and patterning and e...

Full description

Saved in:
Bibliographic Details
Main Authors KANDE, Dhishan, ALI, Abbas, HONG, Qi-zhong
Format Patent
LanguageEnglish
French
German
Published 20.05.2020
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A device and method for fabricating an integrated circuit (IC) chip is disclosed. The method includes depositing a first thin film resistor material on a first inter-level dielectric (ILD) layer; depositing an etch retardant layer overlying the first thin film resistor material; and patterning and etching the etch retardant layer and the first thin film resistor material to form a first resistor. The method continues with depositing a second ILD layer overlying the first resistor; and patterning and etching the second ILD layer using a first etch chemistry to form vias through the second ILD layer and the etch retardant layer to the first resistor. The etch retardant layer is selective to a first etch chemistry and the thickness of the etch retardant layer is such that the via etching process removes substantially all exposed portions of the etch retardant layer and substantially prevents consumption of the underlying first thin film resistor material.
Bibliography:Application Number: EP20180831844