HARDWARE PROFILING MECHANISM TO ENABLE PAGE LEVEL AUTOMATIC BINARY TRANSLATION

A hardware profiling mechanism implemented by performance monitoring hardware enables page level automatic binary translation. The hardware during runtime identifies a code page in memory containing potentially optimizable instructions. The hardware requests allocation of a new page in memory associ...

Full description

Saved in:
Bibliographic Details
Main Authors SRINIVAS, Suresh, CAPRIOLI, Paul, AL-OTOOM, Muawya M, KANHERE, Abhay S, YAMADA, Koichi, MERTEN, Matthew C, OSCIAK, Pawel, THAKKAR, Vivek, SHAIKH, Omar M
Format Patent
LanguageEnglish
French
German
Published 04.02.2015
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A hardware profiling mechanism implemented by performance monitoring hardware enables page level automatic binary translation. The hardware during runtime identifies a code page in memory containing potentially optimizable instructions. The hardware requests allocation of a new page in memory associated with the code page, where the new page contains a collection of counters and each of the counters corresponds to one of the instructions in the code page. When the hardware detects a branch instruction having a branch target within the code page, it increments one of the counters that has the same position in the new page as the branch target in the code page. The execution of the code page is repeated and the counters are incremented when branch targets fall within the code page. The hardware then provides the counter values in the new page to a binary translator for binary translation.
Bibliography:Application Number: EP20120873063