Decoding apparatus, decoding method, and program

The present invention relates to a decoding apparatus and a decoding method for realizing the decoding of LDPC codes, in which, while the circuit scale is suppressed, the operating frequency can be suppressed within a sufficiently feasible range, and control of memory access can be performed easily,...

Full description

Saved in:
Bibliographic Details
Main Authors IIDA, YASUHIRO, MIYAUCHI, TOSHIYUKI, YOKOKAWA, TAKASHI
Format Patent
LanguageEnglish
French
German
Published 03.07.2013
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:The present invention relates to a decoding apparatus and a decoding method for realizing the decoding of LDPC codes, in which, while the circuit scale is suppressed, the operating frequency can be suppressed within a sufficiently feasible range, and control of memory access can be performed easily, and to a program therefor. A check matrix of LDPC codes is formed by a combination of a (P × P) unit matrix, a matrix in which one to several 1s of the unit matrix are substituted with 0, a matrix in which they are cyclically shifted, a matrix, which is the sum of two or more of them, and a (P × P) 0-matrix. A check node calculator 313 simultaneously performs p check node calculations. A variable node calculator 319 simultaneously performs p variable node calculation.
Bibliography:Application Number: EP20100178005