Integrated circuit fabrication process using a bilayer resist
A lithographic process for integrated circuit processing uses a two-level resist to reduce variations in nominally identical feature sizes as printed in the resist(e.g. 7) and as transferred into the substrate(e.g. 1), resulting from complex topography on the substrate surface.
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | English French German |
Published |
03.02.1993
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | A lithographic process for integrated circuit processing uses a two-level resist to reduce variations in nominally identical feature sizes as printed in the resist(e.g. 7) and as transferred into the substrate(e.g. 1), resulting from complex topography on the substrate surface. |
---|---|
Bibliography: | Application Number: EP19920304598 |