AN INFORMATION SIGNAL DELAY SYSTEM

An information signal delay system utilizes a solid-state memory (20) for continuously storing the information and reading it out on a time-delayed basis. An information signal is converted by a converter (14) into a digital format and compressed using conventional compression algorithms in an analy...

Full description

Saved in:
Bibliographic Details
Main Authors BRAND, HUNT K, BRAND, LEONARD A. (JR.), MC GRADY, MICHAEL P
Format Patent
LanguageEnglish
Published 28.01.1987
Edition4
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:An information signal delay system utilizes a solid-state memory (20) for continuously storing the information and reading it out on a time-delayed basis. An information signal is converted by a converter (14) into a digital format and compressed using conventional compression algorithms in an analyzer and converter (14). The compressed digital signal is then sequentially written into successive locations in a random access memory (20). These locations are sequentially addressed at a later point in time to read the digitized information out of the memory on a time-delayed basis relative to when it was stored in the memory. The time delay is related to the anticipated reaction time it takes to cycle completely through all of the address locations in that portion of the memory being used to store the information. The digitized information that is read out of the memory can be synthesized by a synthesizer (24) or otherwise suitably processed to reconstruct the original information signal as a delayed signal.
Bibliography:Application Number: EP19860304307