Layout structure of semiconductor device
The invention provides a semiconductor device layout structure, which comprises a first interconnection pattern layer, a second interconnection pattern layer to an nth interconnection pattern layer, and is characterized in that the first interconnection pattern layer comprises at least two first red...
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | Chinese English |
Published |
14.07.2023
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | The invention provides a semiconductor device layout structure, which comprises a first interconnection pattern layer, a second interconnection pattern layer to an nth interconnection pattern layer, and is characterized in that the first interconnection pattern layer comprises at least two first redundant metal patterns, a third redundant metal pattern and a fourth redundant metal pattern which are positioned in a redundant pattern region; each of the second interconnection pattern layer to the nth interconnection pattern layer comprises at least two second redundant metal patterns, a third redundant metal pattern and a fourth redundant metal pattern which are positioned in the redundant pattern region; the areas of the third redundant metal pattern, the fourth redundant metal pattern and the second redundant metal pattern are different, the shapes of the fourth redundant metal pattern and the second redundant metal pattern are different, and the shapes of the fourth redundant metal pattern and the third redu |
---|---|
AbstractList | The invention provides a semiconductor device layout structure, which comprises a first interconnection pattern layer, a second interconnection pattern layer to an nth interconnection pattern layer, and is characterized in that the first interconnection pattern layer comprises at least two first redundant metal patterns, a third redundant metal pattern and a fourth redundant metal pattern which are positioned in a redundant pattern region; each of the second interconnection pattern layer to the nth interconnection pattern layer comprises at least two second redundant metal patterns, a third redundant metal pattern and a fourth redundant metal pattern which are positioned in the redundant pattern region; the areas of the third redundant metal pattern, the fourth redundant metal pattern and the second redundant metal pattern are different, the shapes of the fourth redundant metal pattern and the second redundant metal pattern are different, and the shapes of the fourth redundant metal pattern and the third redu |
Author | ZHANG ZHEN CHEN XING WANG HUANCHEN |
Author_xml | – fullname: WANG HUANCHEN – fullname: CHEN XING – fullname: ZHANG ZHEN |
BookMark | eNrjYmDJy89L5WTQ8EmszC8tUSguKSpNLiktSlXIT1MoTs3NTM7PSwGK5BcppKSWZSan8jCwpiXmFKfyQmluBkU31xBnD93Ugvz41OKCxOTUvNSSeGc_Q0MzE2MjU0sDR2Ni1AAA7SUqfg |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences Physics |
DocumentTitleAlternate | 半导体器件版图结构 |
ExternalDocumentID | CN116432590A |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_CN116432590A3 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 13:57:58 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | Chinese English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_CN116432590A3 |
Notes | Application Number: CN202310692640 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230714&DB=EPODOC&CC=CN&NR=116432590A |
ParticipantIDs | epo_espacenet_CN116432590A |
PublicationCentury | 2000 |
PublicationDate | 20230714 |
PublicationDateYYYYMMDD | 2023-07-14 |
PublicationDate_xml | – month: 07 year: 2023 text: 20230714 day: 14 |
PublicationDecade | 2020 |
PublicationYear | 2023 |
RelatedCompanies | HEFEI NEXCHIP INTEGRATED CIRCUIT CO., LTD |
RelatedCompanies_xml | – name: HEFEI NEXCHIP INTEGRATED CIRCUIT CO., LTD |
Score | 3.6128633 |
Snippet | The invention provides a semiconductor device layout structure, which comprises a first interconnection pattern layer, a second interconnection pattern layer... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY PHYSICS SEMICONDUCTOR DEVICES |
Title | Layout structure of semiconductor device |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230714&DB=EPODOC&locale=&CC=CN&NR=116432590A |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5qfd60WrQ-iCDBSzD7SNMcgthNQxGbFqnSW2mSDeohKU2K6K93NqbWi15nYXZ2YHYe-80swBUNEwttCLMTbjODO5FtzGScGIRxSmaxQv-pRuFB0O4_8fuJNanB26oXppwT-l4OR0SLitDei_K-nq-LWF6JrcxvwlckZbf-2PX0KjtWqGbCda_r9kZDbyh0IVwR6MGjSzAtYBjqm3cbsIlhtK3gX73nrupKmf92Kf4-bI2QW1ocQO3zpQG7YvXzWgN2BtWDdwO2S4RmlCOxssL8EK4fZh_ZstC-Z78uF1LLEi1XKPcsVeNbs4UWS3UDHMGl3xuLvoGbT39OOhXBWk7WhHqapfIYNErNiJgysZ2Q8Y7VcWKHJh2ThiFrM0nICbT-5tP6b_EU9pTWVLGS8DOoo9zyHL1sEV6U6vkCcwd_lg |
link.rule.ids | 230,309,783,888,25578,76884 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1JT8JAFH5BXPCmqFHcamIaL42dzgDtoTEybYMKhRg03EiXadRDS2iJ0V_vmwriRa8zyWzJ95aZ730DcGmESRMxhNkJa1ONWVFbC0ScaIQygwSxZP_JQuG-3-o-sftxc1yBt2UtTKkT-l6KIyKiIsR7Udrr6eoSyym5lfl1-IpN2Y03sh11kR1LVjNhqtOx3eHAGXCVc5v7qv9oE0wLKIb6-u0arGOIbUqdffe5I6tSpr9dircDG0McLS12ofL5UocaX_68Voet_uLBuw6bJUMzyrFxgcJ8D656wUc2L5Rv7df5TChZouSS5Z6lUr41mymxkBZgHy48d8S7Gk4--dnphPurddIDqKZZKg5BMQw9IrpI2lZImdk0rdgyElM3wpC2qCDkCBp_j9P4r_Mcat1Rvzfp3fkPx7AtT1BeXBJ2AlXcgzhFj1uEZ-VRfQGWVYKG |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Layout+structure+of+semiconductor+device&rft.inventor=WANG+HUANCHEN&rft.inventor=CHEN+XING&rft.inventor=ZHANG+ZHEN&rft.date=2023-07-14&rft.externalDBID=A&rft.externalDocID=CN116432590A |