Multi-chip stacking packaging structure and packaging method

The invention provides a multi-chip stacked packaging structure, which comprises a circuit substrate, a plurality of chips and a plurality of chips, the first chip is positively arranged on one side of the circuit substrate, the first chip comprises a first chip body, a first rewiring structure loca...

Full description

Saved in:
Bibliographic Details
Main Author YAO DAPING
Format Patent
LanguageChinese
English
Published 25.10.2022
Subjects
Online AccessGet full text

Cover

Loading…
Abstract The invention provides a multi-chip stacked packaging structure, which comprises a circuit substrate, a plurality of chips and a plurality of chips, the first chip is positively arranged on one side of the circuit substrate, the first chip comprises a first chip body, a first rewiring structure located on the surface of the side, away from the circuit substrate, of the first chip body and a first bonding pad, and the first bonding pad is located on the surface of a partial edge area of the side, away from the first chip body, of the first rewiring structure; the second chip is inversely arranged on the side, away from the circuit substrate, of a part of the first chip, and the second chip comprises a second chip body, a second rewiring structure located on the surface of the side, facing the circuit substrate, of the second chip body, and a second bonding pad; the second bonding pad is located on the surface of a partial edge area of one side, deviating from the second chip body, of the second rewiring struct
AbstractList The invention provides a multi-chip stacked packaging structure, which comprises a circuit substrate, a plurality of chips and a plurality of chips, the first chip is positively arranged on one side of the circuit substrate, the first chip comprises a first chip body, a first rewiring structure located on the surface of the side, away from the circuit substrate, of the first chip body and a first bonding pad, and the first bonding pad is located on the surface of a partial edge area of the side, away from the first chip body, of the first rewiring structure; the second chip is inversely arranged on the side, away from the circuit substrate, of a part of the first chip, and the second chip comprises a second chip body, a second rewiring structure located on the surface of the side, facing the circuit substrate, of the second chip body, and a second bonding pad; the second bonding pad is located on the surface of a partial edge area of one side, deviating from the second chip body, of the second rewiring struct
Author YAO DAPING
Author_xml – fullname: YAO DAPING
BookMark eNrjYmDJy89L5WSw8S3NKcnUTc7ILFAoLklMzs7MS1coANKJ6SBWcUlRaXJJaVGqQmJeCpJ4bmpJRn4KDwNrWmJOcSovlOZmUHRzDXH20E0tyI9PLQYqT81LLYl39jM0NDUyARLGjsbEqAEACtwxrg
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate 一种多芯片堆叠封装结构及封装方法
ExternalDocumentID CN115241153A
GroupedDBID EVB
ID FETCH-epo_espacenet_CN115241153A3
IEDL.DBID EVB
IngestDate Fri Aug 16 05:54:53 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language Chinese
English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_CN115241153A3
Notes Application Number: CN202210899505
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20221025&DB=EPODOC&CC=CN&NR=115241153A
ParticipantIDs epo_espacenet_CN115241153A
PublicationCentury 2000
PublicationDate 20221025
PublicationDateYYYYMMDD 2022-10-25
PublicationDate_xml – month: 10
  year: 2022
  text: 20221025
  day: 25
PublicationDecade 2020
PublicationYear 2022
RelatedCompanies JIANGSU CAS MICROELECTRONICS INTEGRATION TECHNOLOGY CO., LTD
RelatedCompanies_xml – name: JIANGSU CAS MICROELECTRONICS INTEGRATION TECHNOLOGY CO., LTD
Score 3.5603082
Snippet The invention provides a multi-chip stacked packaging structure, which comprises a circuit substrate, a plurality of chips and a plurality of chips, the first...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Multi-chip stacking packaging structure and packaging method
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20221025&DB=EPODOC&locale=&CC=CN&NR=115241153A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQSUwFVjtJlmm6puYGybomyZaJuknJaSa6hqYplmZGlskphuBjF339zDxCTbwiTCOYGLJge2HA54SWgw9HBOaoZGB-LwGX1wWIQSwX8NrKYv2kTKBQvr1biK2LGrR3bATqwJiquTjZugb4u_g7qzk72zr7qfkF2QIbPsC6Cpi9HZkZWIHNaHNQbnANcwLtSilArlLcBBnYAoCm5ZUIMTBVZQgzcDrDbl4TZuDwhU54A5nQvFcswmAD3iurm5yRWaAAbNIlg8a4FYCOzwbfM6QAOQi2tChVITEvBUkcckW0KIOim2uIs4cu0BnxcD_HO_shXGwsxsCSl5-XKsGgYJJmArqv3MgyMQ0oaWAJOn8O1ORIMbA0SjJKNZVkkMJtjhQ-SWkGLlD4gYplI1MZBhago1NlgfVtSZIcOKAAhCeDxw
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_mFOebTkXnVwXpW7Cr7UbAIi5dqbp2Q6rsrbRpy6bQFVcR_Ou9ZJ3bi76FBMIl8Luv5H4HcBWlaHZimhGzq3FicBqRmGcGaZsJ7eiUJ21Ju-j5HffFeByb4xq8LWthJE_olyRHRERxxHsp9XWxSmLZ8m_l_Dqe4tTszgksW62iY10EMKZq96z-aGgPmcqYxXzVf7bQ8UFbhfC-34BNdLG7Ag39156oSinWTYqzC1sj3C0v96D2PWlCgy07rzVh26sevHFYYW--D7eyVpbwybRQ0KXjIsetoPDvss-QsiCC_fxIlShP1uYXLaIP4NLpB8wlKEb4e-aQ-SuJbw6hns_y9AgUIzNEv3KdRhkualTwzwmXI9GoHuupeQytv_dp_bd4AQ038Abh4MF_OoEdcZdCRevmKdTxAOkZ2t4yPpeX9gPd7Ia6
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Multi-chip+stacking+packaging+structure+and+packaging+method&rft.inventor=YAO+DAPING&rft.date=2022-10-25&rft.externalDBID=A&rft.externalDocID=CN115241153A