Hardware acceleration of gate array layout

In this paper we describe the hardware and software of a system which we have implemented to accelerate the physical design of gate arrays. In contrast to nearly all other reported approaches, our approach to hardware acceleration is to augment a single-user host workstation with a general-purpose m...

Full description

Saved in:
Bibliographic Details
Published inProceedings of the 22nd ACM/IEEE Design Automation Conference pp. 359 - 366
Main Authors Spira, Philip M., Hage, Carl
Format Conference Proceeding
LanguageEnglish
Published Piscataway, NJ, USA IEEE Press 01.06.1985
SeriesACM Conferences
Subjects
Online AccessGet full text
ISBN0818606355
9780818606359
DOI10.5555/317825.317913

Cover

Abstract In this paper we describe the hardware and software of a system which we have implemented to accelerate the physical design of gate arrays. In contrast to nearly all other reported approaches, our approach to hardware acceleration is to augment a single-user host workstation with a general-purpose microprogrammable slave processor having a large private memory. One or more such slaves can be attached. We have implemented placement improvement on the system, achieving a 20 x speedup vs. a high-level host implementation. We give performance results, which are comparable to those reported elsewhere for mainframe implementations.
AbstractList In this paper we describe the hardware and software of a system which we have implemented to accelerate the physical design of gate arrays. In contrast to nearly all other reported approaches, our approach to hardware acceleration is to augment a single-user host workstation with a general-purpose microprogrammable slave processor having a large private memory. One or more such slaves can be attached. We have implemented placement improvement on the system, achieving a 20 x speedup vs. a high-level host implementation. We give performance results, which are comparable to those reported elsewhere for mainframe implementations.
Author Spira, Philip M.
Hage, Carl
Author_xml – sequence: 1
  givenname: Philip M.
  surname: Spira
  fullname: Spira, Philip M.
  organization: Daisy Systems Corporation, 700 Middlefield Road, Mountain View, CA
– sequence: 2
  givenname: Carl
  surname: Hage
  fullname: Hage, Carl
  organization: Daisy Systems Corporation, 700 Middlefield Road, Mountain View, CA
BookMark eNqVjrEKwjAURR-ooNWO7pkcROtLQ2o7i9IPcA-vMZVqbSCpSP_eSv0AvcuByxlOAOPGNgZgyTGS_XaC79NYRj0yLkYQYMrTBBMh5RRC72-IyHmMErMZrHNylxc5w0hrUxtHbWUbZkt2pbY_naOO1dTZZ7uASUm1N-GXc1idjudDviX9UIW1d684qk-BGgrUUCD-EDc_iapwlSnFG011Qpw
ContentType Conference Proceeding
DOI 10.5555/317825.317913
DatabaseTitleList
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EndPage 366
GroupedDBID 6IE
6IK
AAJGR
ACGHX
ACM
ADPZR
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
GUFHI
OCL
RIB
RIC
RIE
ID FETCH-acm_books_10_5555_317825_3179133
ISBN 0818606355
9780818606359
IngestDate Wed Jan 31 06:38:45 EST 2024
Wed Jan 31 06:38:44 EST 2024
IsPeerReviewed false
IsScholarly false
Language English
LinkModel OpenURL
MergedId FETCHMERGED-acm_books_10_5555_317825_3179133
ParticipantIDs acm_books_10_5555_317825_317913
acm_books_10_5555_317825_317913_brief
PublicationCentury 1900
PublicationDate 19850601
PublicationDateYYYYMMDD 1985-06-01
PublicationDate_xml – month: 06
  year: 1985
  text: 19850601
  day: 01
PublicationDecade 1980
PublicationPlace Piscataway, NJ, USA
PublicationPlace_xml – name: Piscataway, NJ, USA
PublicationSeriesTitle ACM Conferences
PublicationTitle Proceedings of the 22nd ACM/IEEE Design Automation Conference
PublicationYear 1985
Publisher IEEE Press
Publisher_xml – name: IEEE Press
SSID ssj0001120509
Score 2.3714223
Snippet In this paper we describe the hardware and software of a system which we have implemented to accelerate the physical design of gate arrays. In contrast to...
SourceID acm
SourceType Publisher
StartPage 359
SubjectTerms Hardware -- Electronic design automation -- Physical design (EDA) -- Partitioning and floorplanning
Hardware -- Electronic design automation -- Physical design (EDA) -- Placement
Hardware -- Electronic design automation -- Physical design (EDA) -- Wire routing
Hardware -- Very large scale integration design -- Application-specific VLSI designs
Title Hardware acceleration of gate array layout
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwnV3NT4MwFG_cTnryY8b52YN6kDClwAbHZdEsJhgTZ7IbKQVODhLGYuZf73t00G5ZsigHAg15lP4e7Xvte78Scuum8DfDwGQy8H9Mh8WW6YHimFwIa-DFSepUWa7BW3_86bxO3ana8rLKLimjnvjZmlfyH1ShDHDFLNk_INsIhQK4BnzhDAjDecP43TrOvDeF83qpn7EsNoajAGSiGwfdCQZoGMNFmcscRS3FT9cWXMD_xiAwaD0YiIrGkMRZNoMXBV8aX3yZL5oomQ9coVdTMkbQU52Z3K59xAupo9gWyRxQD7S3a_MNlu-5Ki6q8UHXwkOQfgtp8Z7QdNG6QnvF9C1HVVvurbLZYbtwQIuAEQOeas9GrlS7RVoDz5KpeGq6zGLIVFMxeNYvW_En1fe-pFBFkY9rAtHwEDPNbJgcko76XqrQOiJ7SXZMDjQuyBPyUENAdQhonlKEgFYQUAlBh9y_PE9GY1D1WYiKMg_BycIahbJGoayRfUraWZ4lZ4Sm3PVEGsP_ETHHE44vIpdxnnDuW9FA9LvkZoewLrnb8UQYAczp-U5JF2RfIX5J2mWxSK7A5iqj6wqNXwIdJTw
linkProvider IEEE
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=Proceedings+of+the+22nd+ACM%2FIEEE+Design+Automation+Conference&rft.atitle=Hardware+acceleration+of+gate+array+layout&rft.au=Spira%2C+Philip+M.&rft.au=Hage%2C+Carl&rft.series=ACM+Conferences&rft.date=1985-06-01&rft.pub=IEEE+Press&rft.isbn=0818606355&rft.spage=359&rft.epage=366&rft_id=info:doi/10.5555%2F317825.317913
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9780818606359/lc.gif&client=summon&freeimage=true
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9780818606359/mc.gif&client=summon&freeimage=true
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9780818606359/sc.gif&client=summon&freeimage=true