A 14-b 32MS/s Pipelined ADC with novel fast-convergence comprehensive background calibration

This paper presents a comprehensive calibration engine for Pipelined ADCs. Linear, nonlinear, memory errors as well as errors due to the capacitor mismatch in a multi-bit DAC are all estimated and compensated for using background digital calibration techniques. The work also includes a novel approac...

Full description

Saved in:
Bibliographic Details
Published in2009 IEEE International Symposium on Circuits and Systems (ISCAS) pp. 956 - 959
Main Authors Meruva, A., Jalali-Farahani, B.
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.05.2009
Subjects
Online AccessGet full text
ISBN1424438276
9781424438273
ISSN0271-4302
DOI10.1109/ISCAS.2009.5117916

Cover

Abstract This paper presents a comprehensive calibration engine for Pipelined ADCs. Linear, nonlinear, memory errors as well as errors due to the capacitor mismatch in a multi-bit DAC are all estimated and compensated for using background digital calibration techniques. The work also includes a novel approach for correcting nonlinear errors that reduces the digital complexity and enhances the convergence rate of the error estimation. Conventional background calibration techniques are very slow and need millions of iterations to converge. By digitally filtering the input signal during the error estimation procedure, this work demonstrates significant improvement in convergence rate. Implemented in 0.25 um CMOS process, the pipelined ADC consumes 75 mA from 2.5 V and occupies 2.8 mm 2 of active area Measurement results show that calibration significantly improved dynamic (SNDR, SFDR) as well as static (DNL, INL) performance of the ADC.
AbstractList This paper presents a comprehensive calibration engine for Pipelined ADCs. Linear, nonlinear, memory errors as well as errors due to the capacitor mismatch in a multi-bit DAC are all estimated and compensated for using background digital calibration techniques. The work also includes a novel approach for correcting nonlinear errors that reduces the digital complexity and enhances the convergence rate of the error estimation. Conventional background calibration techniques are very slow and need millions of iterations to converge. By digitally filtering the input signal during the error estimation procedure, this work demonstrates significant improvement in convergence rate. Implemented in 0.25 um CMOS process, the pipelined ADC consumes 75 mA from 2.5 V and occupies 2.8 mm 2 of active area Measurement results show that calibration significantly improved dynamic (SNDR, SFDR) as well as static (DNL, INL) performance of the ADC.
Author Jalali-Farahani, B.
Meruva, A.
Author_xml – sequence: 1
  givenname: A.
  surname: Meruva
  fullname: Meruva, A.
  organization: Arizona State Univ., AZ, USA
– sequence: 2
  givenname: B.
  surname: Jalali-Farahani
  fullname: Jalali-Farahani, B.
  organization: Arizona State Univ., AZ, USA
BookMark eNpFkF1LwzAYRiNu4Db9A3qTP5DtzUfT9LLUr8FEYbsURpK-3aJdOtpa8d-rOPDq8NwceM6UjGITkZBrDnPOIVss10W-nguAbJ5wnmZcn5EpV0IpaYRR5_8j1SMyAZFypiSIMZkYYFrpRMIFmXbdG8CPRYsJec0pV8xRKZ7Wi46-hCPWIWJJ89uCfoZ-T2MzYE0r2_XMN3HAdofRI_XN4djiHmMXBqTO-vdd23zEknpbB9faPjTxkowrW3d4deKMbO7vNsUjWz0_LIt8xUIGPXOZTrDSCZSp49Z4UNxkAlM0jkvUqTHKc_f7TFRKlqVMrEh0BSjAgfdezsjNnzYg4vbYhoNtv7anQvIbsn1XQg
ContentType Conference Proceeding
DBID 6IE
6IH
CBEJK
RIE
RIO
DOI 10.1109/ISCAS.2009.5117916
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan (POP) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE Xplore
IEEE Proceedings Order Plans (POP) 1998-present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Xplore
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EISBN 1424438284
9781424438280
EndPage 959
ExternalDocumentID 5117916
Genre orig-research
GroupedDBID -~X
29I
6IE
6IF
6IH
6IK
6IL
6IM
6IN
AAJGR
AAWTH
ABLEC
ACGFS
ADZIZ
AI.
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
CHZPO
IEGSK
IJVOP
IPLJI
M43
OCL
RIE
RIL
RIO
VH1
ID FETCH-LOGICAL-i90t-b965ef650d7b1a8c041892e7e8b13e67884c1b14242f43dd35a256f0e20b0ccc3
IEDL.DBID RIE
ISBN 1424438276
9781424438273
ISSN 0271-4302
IngestDate Wed Aug 27 02:45:11 EDT 2025
IsPeerReviewed false
IsScholarly true
LCCN 80-646530
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i90t-b965ef650d7b1a8c041892e7e8b13e67884c1b14242f43dd35a256f0e20b0ccc3
PageCount 4
ParticipantIDs ieee_primary_5117916
PublicationCentury 2000
PublicationDate 2009-May
PublicationDateYYYYMMDD 2009-05-01
PublicationDate_xml – month: 05
  year: 2009
  text: 2009-May
PublicationDecade 2000
PublicationTitle 2009 IEEE International Symposium on Circuits and Systems (ISCAS)
PublicationTitleAbbrev ISCAS
PublicationYear 2009
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0020062
ssj0000453080
Score 1.7568908
Snippet This paper presents a comprehensive calibration engine for Pipelined ADCs. Linear, nonlinear, memory errors as well as errors due to the capacitor mismatch in...
SourceID ieee
SourceType Publisher
StartPage 956
SubjectTerms Area measurement
Calibration
Capacitors
CMOS process
Convergence
Digital filters
Engines
Error analysis
Error correction
Filtering
Title A 14-b 32MS/s Pipelined ADC with novel fast-convergence comprehensive background calibration
URI https://ieeexplore.ieee.org/document/5117916
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1JawIxGA3qqb100dKdHHpsNNtsR7EVW7AIWvBQkEnyDRXLKDr20F_fZBa70EMvQ2bCMJnwwbe994LQjeAJDxnzCUs8SmSsgETS2Isf-NKndjZvtA-f_MGzfJx60xq63XFhACAHn0HbDfNevlnqrSuVdTynX8b8OqpbMyu4Wrt6ig1NBHW2WCZbjhyY11cCmyMJyitSlwh54FdaT-W9qNg0NOo8jHvdcaFjWX7ux7krudvpH6BhteACbbJobzPV1h-_tBz_-0eHqPVF8MOjnes6QjVIj9H-N23CJnrpYiaJwoIPx50NHs1XjrkOBnfvethVb3G6fIc3nMSbjOTY9ZzGCdiB1NfwWgDjsYr1wjFHUoOtNbjc3FlCC03695PegJRHMZB5RDOiIt-DxAZzJlAsDjWVLIw4BBAqJsD6u1Bq5spJkidSGCO82IZSCQVOFdVaixPUSJcpnCIsImXfV9qzgankJgwNV6ASzwu0MjTmZ6jptmm2KsQ2ZuUOnf_9-ALtFe0dh0C8RI1svYUrGyVk6jo3j0-u3bNT
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1JS8NAGB20HtSLSxV35-DRtLNmOZaq1CVSaAUPQsnMfMFSScWmHvz1zmSpCx68hEmGkMnwwbe99wahM85SFlLqezSVxBOJAi8Sxl78wBc-sbNFoz2-93sP4uZRPi6h8wUXBgAK8Bm03LDo5ZupnrtSWVs6_TLqL6MV6_eFLNlai4qKDU44cdZYpVuOHlhUWAKbJXHCaloXD1ng12pP1T2v-TQkal8Pup1BqWRZffDHySuF47naQHG95BJvMmnNc9XSH7_UHP_7T5to54vih_sL57WFliDbRuvf1Amb6KmDqfAU5iwetGe4P3513HUwuHPRxa5-i7PpO7zgNJnlXoFeL4icgB1M_Q2eS2g8VomeOO5IZrC1B5edO1vYQcOry2G351WHMXjjiOSeinwJqQ3nTKBoEmoiaBgxCCBUlIP1eKHQ1BWUBEsFN4bLxAZTKQFGFNFa813UyKYZ7CHMI2XfV1ra0FQwE4aGKVCplIFWhiRsHzXdNo1eS7mNUbVDB38_PkWrvWF8N7q7vr89RGtls8fhEY9QI3-bw7GNGXJ1UpjKJ0lftqA
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2009+IEEE+International+Symposium+on+Circuits+and+Systems+%28ISCAS%29&rft.atitle=A+14-b+32MS%2Fs+Pipelined+ADC+with+novel+fast-convergence+comprehensive+background+calibration&rft.au=Meruva%2C+A.&rft.au=Jalali-Farahani%2C+B.&rft.date=2009-05-01&rft.pub=IEEE&rft.isbn=9781424438273&rft.issn=0271-4302&rft.spage=956&rft.epage=959&rft_id=info:doi/10.1109%2FISCAS.2009.5117916&rft.externalDocID=5117916
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=0271-4302&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=0271-4302&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=0271-4302&client=summon