Design and analysis of low power open core protocol compliant interface using VHDL

The necessity of Intellectual Properties (IP) reuse to shorten the design time and the complexity makes the large scale System On Chip (SoC) more challenging. An efficient bus protocol for the core communication between IP block is OCP. Open Core Protocol (OCP) defines the only non-proprietary, open...

Full description

Saved in:
Bibliographic Details
Published in2011 International Conference on Emerging Trends in Electrical and Computer Technology pp. 621 - 625
Main Authors Bhakthavatchalu, R, Deepthy, G R, Vidhya, S, Nisha, V
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.03.2011
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:The necessity of Intellectual Properties (IP) reuse to shorten the design time and the complexity makes the large scale System On Chip (SoC) more challenging. An efficient bus protocol for the core communication between IP block is OCP. Open Core Protocol (OCP) defines the only non-proprietary, openly licensed, core centric protocol with high-performance, bus-independent interface between IP cores that reduces design time, design risk, and manufacturing costs and promote IP core reusability for SOC designs. Bus Bridge interconnects other bus standard to OCP. This paper focus on the design and implementation of Bus Bridge using OCP master and I2C slave protocol. I2C is a simple bi-directional 2-wire bus for efficient inter-IC control. The developed FSM's for OCP and I2C were implemented using VHDL and the synthesis is done using Xilinx ISE 10.1.
ISBN:1424479231
9781424479238
DOI:10.1109/ICETECT.2011.5760192