A 7.7mW/1.0ns/1.35V delay locked loop with racing mode and OA-DCC for DRAM interface
A 7.7mW/1.0ns/1.35V digital delay locked loop has been proposed in this paper. The dual-DLL architecture with racing operation is adopted to achieve low power operation and low jitter, which is primarily caused by the length of the delay line. The merged dual coarse delay line (MDCDL) is employed fo...
Saved in:
Published in | 2010 IEEE International Symposium on Circuits and Systems (ISCAS) pp. 3861 - 3864 |
---|---|
Main Authors | , , , , , , , , , , , , , , , |
Format | Conference Proceeding |
Language | English |
Published |
IEEE
01.05.2010
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Be the first to leave a comment!