A low noise fully-integrated readout electronic with pile-up rejector for particle detector

A low noise readout electronic with high counting rate for radiation particle silicon detectors is presented. The system is fully integrated except for the particle detectors. It consists of a low noise front-end circuit for processing the detector signal of charge pulse and a high-performance succe...

Full description

Saved in:
Bibliographic Details
Published inProceedings (International Conference on ASIC) pp. 1 - 4
Main Authors Ma, Kangwei, Zhou, Fei, Zhang, Yacong, Lu, Wengao, Chen, Zhongjian
Format Conference Proceeding
LanguageEnglish
Published IEEE 26.10.2021
Subjects
Online AccessGet full text
ISSN2162-755X
DOI10.1109/ASICON52560.2021.9620413

Cover

More Information
Summary:A low noise readout electronic with high counting rate for radiation particle silicon detectors is presented. The system is fully integrated except for the particle detectors. It consists of a low noise front-end circuit for processing the detector signal of charge pulse and a high-performance successive approximation register A/D converter. A control logic with pile-up rejector is used to ensure the validity of the digital output data and the correct handshaking between the front-end and ADC. The design of early reset and baseline voltage discrimination is adopted to reject pile-up. The chip is designed and simulated in 180nm process. Finally, the chip achieves an equivalent noise charge (ENC) 871 e - with the detector capacitance 20 pF and pulse duration 500ns. The linear gain of 52.1 mV/fC and 16.7 mV/fC with the input charge range 6 Ke - ~406 Ke - .
ISSN:2162-755X
DOI:10.1109/ASICON52560.2021.9620413