Design and Analysis of a New 31-Level Asymmetrical Multilevel Inverter Topology with Different PWM Techniques

This paper presents an asymmetrical multilevel inverter topology with different pulse width modulation technique. The main objective of this paper is to increase the number of levels at the output voltage with less switches used. This proposed topology offers high power capability associated with le...

Full description

Saved in:
Bibliographic Details
Published in2018 3rd International Innovative Applications of Computational Intelligence on Power, Energy and Controls with their Impact on Humanity (CIPECH) pp. 1 - 7
Main Authors Gupta, Shubham Kumar, Rathore, Kuldeep, Bansal, Praveen
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.11.2018
Subjects
Online AccessGet full text

Cover

Loading…
Abstract This paper presents an asymmetrical multilevel inverter topology with different pulse width modulation technique. The main objective of this paper is to increase the number of levels at the output voltage with less switches used. This proposed topology offers high power capability associated with less commutation losses, less total harmonic distortion (THD), and involves less number of switching devices and less number of voltage source in comparison of conventional topologies for 31-Level asymmetric multilevel inverter. This topology used asymmetric voltage sources is in nature, that required four asymmetric voltage sources and ten switching devices for producing 31-Level single phase output voltage. This paper presents the comparison of total harmonic distortion for different pulse width modulation technique, with different modulation index, and the simulation result of proposed topology for single phase 31-level multilevel inverter, which are carried out by using MATLAB/Simulink R2013a software version.
AbstractList This paper presents an asymmetrical multilevel inverter topology with different pulse width modulation technique. The main objective of this paper is to increase the number of levels at the output voltage with less switches used. This proposed topology offers high power capability associated with less commutation losses, less total harmonic distortion (THD), and involves less number of switching devices and less number of voltage source in comparison of conventional topologies for 31-Level asymmetric multilevel inverter. This topology used asymmetric voltage sources is in nature, that required four asymmetric voltage sources and ten switching devices for producing 31-Level single phase output voltage. This paper presents the comparison of total harmonic distortion for different pulse width modulation technique, with different modulation index, and the simulation result of proposed topology for single phase 31-level multilevel inverter, which are carried out by using MATLAB/Simulink R2013a software version.
Author Gupta, Shubham Kumar
Rathore, Kuldeep
Bansal, Praveen
Author_xml – sequence: 1
  givenname: Shubham Kumar
  surname: Gupta
  fullname: Gupta, Shubham Kumar
  organization: Department of Electrical Engineering, MITS, Gwalior, India
– sequence: 2
  givenname: Kuldeep
  surname: Rathore
  fullname: Rathore, Kuldeep
  organization: Department of Electrical Engineering, MITS, Gwalior, India
– sequence: 3
  givenname: Praveen
  surname: Bansal
  fullname: Bansal, Praveen
  organization: Department of Electrical Engineering, MITS, Gwalior, India
BookMark eNotkNFOwjAYRmuiiYI8ATd9gWHbtet6SQYKyVAuMF6S0v2Fmq7DdUD29hjl6ktOcs7FN0D3oQmA0JiSCaVEvRTL9bxYTBih-SSXjDNB79CAijTPMi4ZeUSjGL8JISzLUyH5E6pnEN0-YB0qPA3a99FF3Fis8TtccEqTEs7g8TT2dQ1d64z2eHXynfN_fBnO0HbQ4k1zbHyz7_HFdQc8c9ZCC6HD668V3oA5BPdzgviMHqz2EUa3HaLP1_mmWCTlx9uymJaJo1J0idHKVJneWWI1McTmkhglhOKpMkQwozKhJNVUmx3nhDIpqKh-jZ2uOAjN0yEa_3cdAGyPrat1229vj6RXRsVZ5g
ContentType Conference Proceeding
DBID 6IE
6IL
CBEJK
RIE
RIL
DOI 10.1109/CIPECH.2018.8724251
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE/IET Electronic Library
IEEE Proceedings Order Plans (POP All) 1998-Present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE/IET Electronic Library
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Computer Science
EISBN 1538664720
9781538664728
EndPage 7
ExternalDocumentID 8724251
Genre orig-research
GroupedDBID 6IE
6IF
6IL
6IN
AAJGR
ABLEC
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
IEGSK
OCL
RIE
RIL
ID FETCH-LOGICAL-i175t-ca9cd6abf0fa0c0f870c9559439c052c965971a1acb440127515dcd6bad4e5a43
IEDL.DBID RIE
IngestDate Thu Jun 29 18:39:11 EDT 2023
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i175t-ca9cd6abf0fa0c0f870c9559439c052c965971a1acb440127515dcd6bad4e5a43
PageCount 7
ParticipantIDs ieee_primary_8724251
PublicationCentury 2000
PublicationDate 2018-Nov.
PublicationDateYYYYMMDD 2018-11-01
PublicationDate_xml – month: 11
  year: 2018
  text: 2018-Nov.
PublicationDecade 2010
PublicationTitle 2018 3rd International Innovative Applications of Computational Intelligence on Power, Energy and Controls with their Impact on Humanity (CIPECH)
PublicationTitleAbbrev CIPECH
PublicationYear 2018
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0002683574
Score 1.7438602
Snippet This paper presents an asymmetrical multilevel inverter topology with different pulse width modulation technique. The main objective of this paper is to...
SourceID ieee
SourceType Publisher
StartPage 1
SubjectTerms Asymmetric Multilevel Inverter (ASMLI)
Frequency modulation
Inverters
Pulse width modulation
Pulse Width Modulation (PWM)
Switches
Topology
Total harmonic distortion
Total Harmonic Distortion (THD)
Title Design and Analysis of a New 31-Level Asymmetrical Multilevel Inverter Topology with Different PWM Techniques
URI https://ieeexplore.ieee.org/document/8724251
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV07T8MwELZKJ6YCLeKtGxhJmhinSUfUhwqiqEMrulUXPyQETRFNh_LrOTtJEYiBLbJ0SuSLfZ_P933H2LVJZNDBlM4mMlKeSDV6CSpODuEckeJD7Ehh46fOaCYe5tG8xm52XBittSs-0759dHf5aiU3NlXWTmILkOmss5cEvOBq7fIpvENYIhalsFAYdNu9-8mgN7LVW4lfWv5ooeIiyLDBxtW7i8KRV3-Tp778_CXL-N-PO2Ctb64eTHZR6JDVdHbEGlWzBijXbpMt-65WAzBTUCmRwMoAAu1zcBt6j7Z8CO7W2-XSdtki34Fj5765cavHYas_YVp0VdiCzeBCv-yvksPkeQzTShB23WKz4WDaG3llrwXvhQBE7knsSkVOM4HBQAaGlrG04nSEV2QQcWl1B-MQQ5SpEPa6mnCQIosUldARittjVs9WmT5hoGWHNi1MYmkSIaI4NWQRmxC7EVcc1Slr2tlbvBdyGoty4s7-Hj5n-9aDBf3vgtXzj42-JByQp1fuB_gCnJiz5Q
link.rule.ids 310,311,786,790,795,796,802,27958,55109
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1LT8JAEN4QPOgJFYxv9-DRlrZsHxwNSEAp4VAiNzLdR2KUYqQc8Nc7u20xGg_emm0mbXZ2d2Z3v_k-Qm5VxJ0AUtybcF9YLJVgRSA8dIjnAWB8CE1RWDwJhjP2OPfnNXK3q4WRUhrwmbT1o7nLFyu-0Udl7SjUCTLudfYwzjvdolprd6LiBZhNhKykFsL37d5o-tAbavxWZJe2P0RUTAwZNEhcfb2Ajrzamzy1-ecvYsb__t4haX1X69HpLg4dkZrMjkmjkmug5extkmXfoDUoZIJWXCR0pShQXOlox7XGGkBE79fb5VLrbKH3qKnPfTPtmpFD4z9pUugqbKk-w6X9UmElp9PnmCYVJey6RWaDh6Q3tEq1BesFU4jc4tDlAt2mHAUOdxROZK7p6TBj4Y7vcc08GLrgAk8Z0xfWmAkJtEhBMOkD65yQerbK5Cmhkge4bEEUchUx5oepQotQudD1PeGBOCNN3XuL94JQY1F23PnfzTdkf5jE48V4NHm6IAfam0Ux4CWp5x8beYVZQZ5em8HwBUbZtzs
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2018+3rd+International+Innovative+Applications+of+Computational+Intelligence+on+Power%2C+Energy+and+Controls+with+their+Impact+on+Humanity+%28CIPECH%29&rft.atitle=Design+and+Analysis+of+a+New+31-Level+Asymmetrical+Multilevel+Inverter+Topology+with+Different+PWM+Techniques&rft.au=Gupta%2C+Shubham+Kumar&rft.au=Rathore%2C+Kuldeep&rft.au=Bansal%2C+Praveen&rft.date=2018-11-01&rft.pub=IEEE&rft.spage=1&rft.epage=7&rft_id=info:doi/10.1109%2FCIPECH.2018.8724251&rft.externalDocID=8724251