On the Configurable Multiprocessor SoC Platform with Crossbar Switch
As the number of intellectual properties (IP) embedded in system on chip increases, more efficient on-chip-communication architecture is required. conventional on-chip-bus (OCB) cannot successfully deal with large data bandwidth and bottleneck problem. Therefore, a network structure with simple comm...
Saved in:
Published in | APCCAS 2006 - 2006 IEEE Asia Pacific Conference on Circuits and Systems pp. 1087 - 1090 |
---|---|
Main Authors | , , , , |
Format | Conference Proceeding |
Language | English |
Published |
IEEE
01.12.2006
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | As the number of intellectual properties (IP) embedded in system on chip increases, more efficient on-chip-communication architecture is required. conventional on-chip-bus (OCB) cannot successfully deal with large data bandwidth and bottleneck problem. Therefore, a network structure with simple communication protocol will resolve the problems caused by OCB-based system. In this paper, the authors implement a crossbar switch architecture suitable for multiprocessor platform. The proposed crossbar switch architecture is configurable by using the parameters such as the number of communication masters and slaves so as to facilitate the scalability and flexibility. This presented crossbar switch is designed at register transfer level and tested in our multiprocessor platform called "VADA (verification platform with ARM and DSP-based multiprocessor architecture)". To check the performance of the proposed architecture, DVB-T (digital video broadcasting-terrestrial) baseband receiver is implemented and verified with Seamless CVEtrade, HW/SW co-verification tool. The proposed configurable multiprocessor platform with crossbar switch architecture can be also applied to an advanced CODEC such as H.264 |
---|---|
ISBN: | 9781424403868 9781424403875 1424403871 1424403863 |
DOI: | 10.1109/APCCAS.2006.342310 |