A new offset cancelled latch comparator for high-speed, low-power ADCs
A new high speed, low power and high resolution comparator architecture is presented. Offset voltage cancellation on latch stage and eliminating the preamplifier stages before regeneration latch in conventional architectures is the key idea proposed in this paper. Equivalent input referred offset vo...
Saved in:
Published in | APCCAS 2010-2010 IEEE Asia Pacific Conference on Circuits and Systems pp. 13 - 16 |
---|---|
Main Author | |
Format | Conference Proceeding |
Language | English |
Published |
IEEE
01.12.2010
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | A new high speed, low power and high resolution comparator architecture is presented. Offset voltage cancellation on latch stage and eliminating the preamplifier stages before regeneration latch in conventional architectures is the key idea proposed in this paper. Equivalent input referred offset voltage is dramatically reduced by controlled negative feedback loop and negative resistance of regeneration latch. The Monte-Carlo simulation results for the designed comparator in 0.18 μm CMOS process show that equivalent input referred offset voltage is 0.2 mV at 1 sigma while it was 26 mV at 1 sigma before offset cancellation. The comparator operates in 500 MHz clock frequency while dissipates 600 μW from a 1.8V supply. |
---|---|
ISBN: | 142447454X 9781424474547 |
DOI: | 10.1109/APCCAS.2010.5774892 |