A 10-bit reference free current mode SAR ADC with 58.4 dB SFDR at 50 MS/s in 90 nm CMOS
A 10-bit 50 MS/s current mode based SAR ADC is presented in this paper. The SAR ADC uses a Gm stage which converts the input voltage to a current which is then processed in a current based binary search algorithm SAR loop. In comparison to the conventional switched capacitor SAR ADC structures, the...
Saved in:
Published in | 2015 Nordic Circuits and Systems Conference (NORCAS): NORCHIP & International Symposium on System-on-Chip (SoC) pp. 1 - 4 |
---|---|
Main Authors | , , |
Format | Conference Proceeding |
Language | English |
Published |
IEEE
01.10.2015
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | A 10-bit 50 MS/s current mode based SAR ADC is presented in this paper. The SAR ADC uses a Gm stage which converts the input voltage to a current which is then processed in a current based binary search algorithm SAR loop. In comparison to the conventional switched capacitor SAR ADC structures, the sampling capacitor size is smaller than the total capacitance of the comparable SC-SAR ADCs. Moreover, this design does not require an external reference voltage to bias the Gm stage output. The presented current mode ADC is designed for an overall resolution of 10 bit over a Nyquist band from DC to 25 MHz. Measured results of the ADC fabricated in a 90 nm CMOS technology show an SNDR of 45 dB and SFDR of 58.4 dB, while consuming 6mW from a 1.2 /1.8V supply. |
---|---|
DOI: | 10.1109/NORCHIP.2015.7364355 |