Engineering the breaking of topological protection in valley photonic crystals enables to design chip level functions for THz 6G communications and beyond

The realization of integrated, low-loss, and efficient systems for data-intensive applications such as augmented and virtual reality requires on-chip integrated photonic circuits, which have great potential for advanced information and communication technologies, including 6G wireless networks and i...

Full description

Saved in:
Bibliographic Details
Published inJournal of lightwave technology pp. 1 - 13
Main Authors Mohammed, Abdu Subahan, Leveque, Gaetan, Lebouvier, Edouard, Pennec, Yan, Faucher, Marc, Amo, Alberto, Szriftgiser, Pascal, Ducournau, Guillaume
Format Journal Article
LanguageEnglish
Published IEEE 2024
Institute of Electrical and Electronics Engineers (IEEE)/Optical Society of America(OSA)
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:The realization of integrated, low-loss, and efficient systems for data-intensive applications such as augmented and virtual reality requires on-chip integrated photonic circuits, which have great potential for advanced information and communication technologies, including 6G wireless networks and intra- and inter-chip communication systems. A promising platform for achieving this revolution is Valley Photonic Crystals (VPCs). VPCs enable the construction of topological interfaces, which facilitate the propagation of light with minimal losses and backscattering through unidirectional edge modes. Interfacial topological interfaces and the degree of topological protection experienced by these robust edge modes is a relatively new perspective worth exploring. The ever-increasing demand for faster data rates in data-intensive applications like augmented and virtual reality necessitates the exploration of frequencies beyond the conventional 300 GHz band. In this study, we introduce variations in topological protection by considering different interfacial designs and suitable air-hole geometries for passive functional devices. We show that the partial breakup of topological protection can be an asset for the design of on-chip passive functionalities. We focus on bearded and zigzag junctions and appropriate air hole geometries for VPC unit cells. To experimentally verify the scalability of topological protection, we demonstrate the performance of terahertz (THz) topological ring resonators and THz double cavity resonators designed for operation in the 600 GHz frequency region. This work showcases how the scaling of topological protection can be achieved by utilizing a combination of air hole geometry and interfacial degrees of freedom, providing functional tuning of devices at the chip level.
ISSN:0733-8724
1558-2213
DOI:10.1109/JLT.2024.3423659