NN-PARS: A Parallelized Neural Network Based Circuit Simulation Framework
The shrinking of transistor geometries as well as the increasing complexity of integrated circuits, significantly aggravate nonlinear design behavior. This demands accurate and fast circuit simulation to meet the design quality and time-to-market constraints. The existing circuit simulators which ut...
Saved in:
Main Authors | , , , , |
---|---|
Format | Journal Article |
Language | English |
Published |
12.02.2020
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Summary: | The shrinking of transistor geometries as well as the increasing complexity
of integrated circuits, significantly aggravate nonlinear design behavior. This
demands accurate and fast circuit simulation to meet the design quality and
time-to-market constraints. The existing circuit simulators which utilize
lookup tables and/or closed-form expressions are either slow or inaccurate in
analyzing the nonlinear behavior of designs with billions of transistors. To
address these shortcomings, we present NN-PARS, a neural network (NN) based and
parallelized circuit simulation framework with optimized event-driven
scheduling of simulation tasks to maximize concurrency, according to the
underlying GPU parallel processing capabilities. NN-PARS replaces the required
memory queries in traditional techniques with parallelized NN-based computation
tasks. Experimental results show that compared to a state-of-the-art
current-based simulation method, NN-PARS reduces the simulation time by over
two orders of magnitude in large circuits. NN-PARS also provides high accuracy
levels in signal waveform calculations, with less than $2\%$ error compared to
HSPICE. |
---|---|
DOI: | 10.48550/arxiv.2002.05292 |