Data synchronization arrangement
A data synchronization arrangement is provided for exchanging clocked data between different clock domains running at the same clock frequency but at an arbitrary relative phase shift. An input data stream synchronized in the first clock domain is written into respective locations of a buffer memory...
Saved in:
Main Authors | , |
---|---|
Format | Patent |
Language | English |
Published |
25.03.2008
|
Online Access | Get full text |
Cover
Loading…
Abstract | A data synchronization arrangement is provided for exchanging clocked data between different clock domains running at the same clock frequency but at an arbitrary relative phase shift. An input data stream synchronized in the first clock domain is written into respective locations of a buffer memory through a write select multiplexer under control of a write select shift register clocked by the first domain clock. An output data stream synchronized in the second clock domain is read from the respective locations of the buffer memory through a real select multiplexer under control of a read select shift register clocked by the second domain clock. A bit synchronization circuit is provided for loading the read select shift register with a bit pattern that has a relative offset relative to the bit pattern of the write select shift register, to correlate for the difference in clock phases. |
---|---|
AbstractList | A data synchronization arrangement is provided for exchanging clocked data between different clock domains running at the same clock frequency but at an arbitrary relative phase shift. An input data stream synchronized in the first clock domain is written into respective locations of a buffer memory through a write select multiplexer under control of a write select shift register clocked by the first domain clock. An output data stream synchronized in the second clock domain is read from the respective locations of the buffer memory through a real select multiplexer under control of a read select shift register clocked by the second domain clock. A bit synchronization circuit is provided for loading the read select shift register with a bit pattern that has a relative offset relative to the bit pattern of the write select shift register, to correlate for the difference in clock phases. |
Author | Goller, Joerg Reichel, Norbert |
Author_xml | – sequence: 1 givenname: Norbert surname: Reichel fullname: Reichel, Norbert – sequence: 2 givenname: Joerg surname: Goller fullname: Goller, Joerg |
BookMark | eNrjYmDJy89L5WRQcEksSVQorsxLzijKz8usSizJzM9TSCwqSsxLT81NzSvhYWBNS8wpTuWF0twMCm6uIc4euqXFBYklQAXF8elAxUDKwNzY1MDA0siYCCUAQMIoZw |
ContentType | Patent |
CorporateAuthor | Texas Instruments Deutschland GmbH |
CorporateAuthor_xml | – name: Texas Instruments Deutschland GmbH |
DBID | EFH |
DatabaseName | USPTO Issued Patents |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EFH name: USPTO Issued Patents url: http://www.uspto.gov/patft/index.html sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
ExternalDocumentID | 07350092 |
GroupedDBID | EFH |
ID | FETCH-uspatents_grants_073500923 |
IEDL.DBID | EFH |
IngestDate | Sun Mar 05 22:34:20 EST 2023 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-uspatents_grants_073500923 |
OpenAccessLink | https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7350092 |
ParticipantIDs | uspatents_grants_07350092 |
PatentNumber | 7350092 |
PublicationCentury | 2000 |
PublicationDate | 20080325 |
PublicationDateYYYYMMDD | 2008-03-25 |
PublicationDate_xml | – month: 03 year: 2008 text: 20080325 day: 25 |
PublicationDecade | 2000 |
PublicationYear | 2008 |
References | De Groot et al. (2006/0212618) 20060900 Thompson et al. (6920578) 20050700 Cross (5602878) 19970200 Ware et al. (6396887) 20020500 Liao (6724683) 20040400 Goller et al. (7145831) 20061200 Sharma et al. (7134035) 20061100 (1 150 450) 20011000 |
References_xml | – year: 20060900 ident: 2006/0212618 contributor: fullname: De Groot et al. – year: 19970200 ident: 5602878 contributor: fullname: Cross – year: 20011000 ident: 1 150 450 – year: 20061100 ident: 7134035 contributor: fullname: Sharma et al. – year: 20040400 ident: 6724683 contributor: fullname: Liao – year: 20050700 ident: 6920578 contributor: fullname: Thompson et al. – year: 20061200 ident: 7145831 contributor: fullname: Goller et al. – year: 20020500 ident: 6396887 contributor: fullname: Ware et al. |
Score | 2.7040431 |
Snippet | A data synchronization arrangement is provided for exchanging clocked data between different clock domains running at the same clock frequency but at an... |
SourceID | uspatents |
SourceType | Open Access Repository |
Title | Data synchronization arrangement |
URI | https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/7350092 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfZxNSwMxEIaHtgjqSVGxfpGD1-huN-lOzm2XRVB6UOitTDZbL5qW3ZTivzfJSvGi1wTeJITJJOGdB-DeZyGFQguOmBIXpBOOlZbcZMKYfIVaRZD288u4fBNPC7noQbmvhfn0YcQ3fi7tw7bduHU0V_rjvdt43sGfAyPQBvrAzn6syczN6jHPZOAH9aGPSbD2zYryGA69hL-yWdf-ShrFCRzMY-sp9Gp7BmxKjlj7ZavIo-3KHxk1TbD3hz-6c2DF7HVS8r3c8r0JNpVl8jNsdgED_1yvL4HplGRKmKNJlRgFd6cSkowaV6Qk1mIIwz9lrv7pu4ajzquQ8ZG8gYFrtvWtT4hO38XVfgOarmrd |
link.rule.ids | 230,309,783,805,888,64375 |
linkProvider | USPTO |
linkToPdf | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfZzNT8MgGMbfzGmcnjRqnJ8cvKLrCiuc3Zr6tfSgyW7NS-m8KFtaFuN_P6Bm8aJXSF4gBB4-nvcHcONUSAqmGBUiQspQDagoFac6Zlonc6FkAGm_TEfZG3uc8VkHsk0uzKdbRnTp-tLcrpqlXQRzpdve24mnLfzZMwKNpw98mY8F6lzP75KYe37QFmz7ryhv7puk2T70XBB3aDO2-SUb6QHs5KH0EDqVOQIyRouk-TZlINK2CZAE69ob_P0r3TGQdPJ6n9FNuOK99kaVYvDTcHwCXXdhr06BqAh5hCIROpJs6P2dknHUclSi5KJifej_Gebsn7pr2M3HafH8MH06h73WuBDTIb-Arq1X1aVTR6uuwsDXCE5t2Q |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Data+synchronization+arrangement&rft.inventor=Reichel%2C+Norbert&rft.inventor=Goller%2C+Joerg&rft.number=7350092&rft.date=2008-03-25&rft.externalDBID=n%2Fa&rft.externalDocID=07350092 |