Method of forming shallow trench isolation with rounded corners and divot-free by using in-situ formed spacers

The present invention relates generally to semiconductor fabrication and more specifically to methods of forming shallow trench isolation (STI) structures. A method of fabricating an STI structure comprising the following steps. A silicon structure having a pad oxide layer formed thereover is provid...

Full description

Saved in:
Bibliographic Details
Main Authors Pai, Chih-Yang, Chen, Bi-Ling, Chi, Min-Hwa
Format Patent
LanguageEnglish
Published 30.12.2003
Online AccessGet full text

Cover

Loading…
Abstract The present invention relates generally to semiconductor fabrication and more specifically to methods of forming shallow trench isolation (STI) structures. A method of fabricating an STI structure comprising the following steps. A silicon structure having a pad oxide layer formed thereover is provided. A hard mask layer is formed over the pad oxide layer. The hard mask layer and the pad oxide layer are patterned to form an opening exposing a portion of the silicon structure. The opening having exposed side walls. A spacer layer is formed over the patterned hard mask layer, the exposed side walls of the opening and lining the opening. The structure is subjected to an STI trench etching process to: (1) remove the spacer layer from over the patterned hard mask layer; form spacers over the side walls; (2) the spacers being formed in-situ from the spacer layer; and (3) etch an STI trench within the silicon structure wherein the spacers serve as masks during at least a portion of time in which the STI trench is formed. The STI trench having corners. Any remaining portion of the spacers are removed. A liner oxide is formed at least within the STI trench whereby the liner oxide has rounded corners proximate the STI trench corners. An STI fill layer is formed over the patterned hard mask layer and filling the liner oxide lined STI trench. The STI fill layer is planarized, stopping on the patterned hard mask layer. The patterned hard mask layer and the patterned pad oxide layer are removed to form a divot-free STI structure having rounded corners.
AbstractList The present invention relates generally to semiconductor fabrication and more specifically to methods of forming shallow trench isolation (STI) structures. A method of fabricating an STI structure comprising the following steps. A silicon structure having a pad oxide layer formed thereover is provided. A hard mask layer is formed over the pad oxide layer. The hard mask layer and the pad oxide layer are patterned to form an opening exposing a portion of the silicon structure. The opening having exposed side walls. A spacer layer is formed over the patterned hard mask layer, the exposed side walls of the opening and lining the opening. The structure is subjected to an STI trench etching process to: (1) remove the spacer layer from over the patterned hard mask layer; form spacers over the side walls; (2) the spacers being formed in-situ from the spacer layer; and (3) etch an STI trench within the silicon structure wherein the spacers serve as masks during at least a portion of time in which the STI trench is formed. The STI trench having corners. Any remaining portion of the spacers are removed. A liner oxide is formed at least within the STI trench whereby the liner oxide has rounded corners proximate the STI trench corners. An STI fill layer is formed over the patterned hard mask layer and filling the liner oxide lined STI trench. The STI fill layer is planarized, stopping on the patterned hard mask layer. The patterned hard mask layer and the patterned pad oxide layer are removed to form a divot-free STI structure having rounded corners.
Author Chi, Min-Hwa
Chen, Bi-Ling
Pai, Chih-Yang
Author_xml – sequence: 1
  fullname: Pai, Chih-Yang
– sequence: 2
  fullname: Chen, Bi-Ling
– sequence: 3
  fullname: Chi, Min-Hwa
BookMark eNqNzE0KwjAQQOEsdOHfHeYChaLQ4loUN-7cS2wmTSDOSGZi8fa24gFcvc3HW5oZMeHC0AU1sAP24Dk_IvUgwabEA2hG6gJE4WQ1MsEQNUDmQg4ddJwJs4AlBy6-WCufEeH-hiLTJVIlUcv3OnJ52m7kazP3Nglufl0ZOB2vh3NVRqBIKrc-2yl107T1tt3v_iAf3jBFbA
ContentType Patent
CorporateAuthor Taiwan Semiconductor Manufacturing Company
CorporateAuthor_xml – name: Taiwan Semiconductor Manufacturing Company
DBID EFH
DatabaseName USPTO Issued Patents
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EFH
  name: USPTO Issued Patents
  url: http://www.uspto.gov/patft/index.html
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
ExternalDocumentID 06670279
GroupedDBID EFH
ID FETCH-uspatents_grants_066702793
IEDL.DBID EFH
IngestDate Sun Mar 05 22:32:14 EST 2023
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-uspatents_grants_066702793
OpenAccessLink https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6670279
ParticipantIDs uspatents_grants_06670279
PatentNumber 6670279
PublicationCentury 2000
PublicationDate 20031230
PublicationDateYYYYMMDD 2003-12-30
PublicationDate_xml – month: 12
  year: 2003
  text: 20031230
  day: 30
PublicationDecade 2000
PublicationYear 2003
References Lim et al. (6228727) 20010500
Lin et al. (6001707) 19991200
Parekh et al. (6174785) 20010100
Ho et al. (5674775) 19971000
Park (5866435) 19990200
Huang (6232203) 20010500
References_xml – year: 19971000
  ident: 5674775
  contributor:
    fullname: Ho et al.
– year: 19990200
  ident: 5866435
  contributor:
    fullname: Park
– year: 20010500
  ident: 6228727
  contributor:
    fullname: Lim et al.
– year: 20010500
  ident: 6232203
  contributor:
    fullname: Huang
– year: 19991200
  ident: 6001707
  contributor:
    fullname: Lin et al.
– year: 20010100
  ident: 6174785
  contributor:
    fullname: Parekh et al.
Score 2.590828
Snippet The present invention relates generally to semiconductor fabrication and more specifically to methods of forming shallow trench isolation (STI) structures. A...
SourceID uspatents
SourceType Open Access Repository
Title Method of forming shallow trench isolation with rounded corners and divot-free by using in-situ formed spacers
URI https://image-ppubs.uspto.gov/dirsearch-public/print/downloadPdf/6670279
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED-2IahPiorzi3vwNZJ-bGufZaUIkz0o7G0kTTILmo42dfjfe2ll-KKvSTgul1zuLvzuDuCeB0aqQpMiSZWw2IQTJnQYMJkKEwrBIzH1Cc6L52n-Gj-tJqsB5PtcmA9SI7YlXpqHttm6qgNX0vPeHzzriz_7GoHWVx_Y2fdKqKUyvqsfRVjpEIYJ99CueZYfwyGRIJfNuuaX0chO4GDZjZ7CQNszsIuuWTNWBr2jSCYDG9_JpNqh8yl3b1jSPegEhf53FGvf8UgrpPjQkpOGFPOjKj8rx0ytNcov9KD1DZaWNaVrO6q0nHgpaPk5YDZ_eczZnrn1pvaglzX_2UR0ASMK_vUloDC6iGcm4DJN4wmXQiQ81TqOIlMEcibGMP6TzNU_c9dw1MPSQhbxGxi5utW3ZF6dvOtk9w2xLYn8
link.rule.ids 230,309,786,808,891,64394
linkProvider USPTO
linkToPdf http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT8MwDLbGQDxOIECMpw9cg9LXtp5hVXls2gGk3aakTUYllk5txsS_x-nQxAWuSWQ5Thz7i_wAuOWelnmmSJFk3meh9iMmlO8xGQvtC8ED0XUJzsNRN30LnybRpAXpJhdmTmrEFsRLfbesF7ZsgivpeV8fPFsXf3Y1Ao2rPrAyH6XIx7l2Xf0IYcVbsO1srKuiP0jSA9gjIuS0GVv_MhvJIeyMm9EjaClzDGbYtGvGUqNzFcloYO16mZQrtC7p7h0LugmNqND9j2Lleh6pHAkhGnLTkFA_5sVnaZmulEL5hS5sfYaFYXVhlw1VWk68ZLT8BDAZvN6nbMPcdFa5sJcp_9lGcAptgv_qDFBolYU97XEZx2HEpRB9HisVBoHOPNkTHej8Seb8n7kb2B0_JNOXx9HzBeyvY9R8FvBLaNtqqa7I1lp53YjxG5aajPY
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Method+of+forming+shallow+trench+isolation+with+rounded+corners+and+divot-free+by+using+in-situ+formed+spacers&rft.inventor=Pai%2C+Chih-Yang&rft.inventor=Chen%2C+Bi-Ling&rft.inventor=Chi%2C+Min-Hwa&rft.number=6670279&rft.date=2003-12-30&rft.externalDBID=n%2Fa&rft.externalDocID=06670279