A 1.8 V 40-MS/sec 10-bit 0.18-µm CMOS Pipelined ADC using a Bootstrapped Switch with Constant Resistance

A 40-MS/sec 10-bit pipelined analog to digital converter (ADC) with a 1.2 Vpp differential input signal is proposed. The implemented pipelined ADC consists of eight stages of 1.5 bit/stage, one stage of 2 bit/stage, a digital error correction block, band-gap reference circuit & reference driver,...

Full description

Saved in:
Bibliographic Details
Published inJournal of Information and Communication Convergence Engineering, 10(1) pp. 85 - 90
Main Authors 어지훈, 장영찬, 김상훈, 김문규
Format Journal Article
LanguageEnglish
Published 한국정보통신학회 01.03.2012
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A 40-MS/sec 10-bit pipelined analog to digital converter (ADC) with a 1.2 Vpp differential input signal is proposed. The implemented pipelined ADC consists of eight stages of 1.5 bit/stage, one stage of 2 bit/stage, a digital error correction block, band-gap reference circuit & reference driver, and clock generator. The 1.5 bit/stage consists of a sub-ADC, digital to analog (DAC), and gain stage, and the 2.0 bit/stage consists of only a 2-bit sub-ADC. A bootstrapped switch with a constant resistance is proposed to improve the linearity of the input switch. It reduces the maximum VGS variation of the conventional bootstrapped switch by 67%. The proposed bootstrapped switch is used in the first 1.5 bit/stage instead of a sample-hold amplifier (SHA). This results in the reduction of the hardware and power consumption. It also increases the input bandwidth and dynamic performance. A reference voltage for the ADC is driven by using an on-chip reference driver without an external reference. A digital error correction with a redundancy is also used to compensate for analog noise such as an input offset voltage of a comparator and a gain error of a gain stage. The proposed pipelined ADC is implemented by using a 0.18-µm 1-poly 5-metal CMOS process with a 1.8 V supply. The total area including a power decoupling capacitor and the power consumption are 0.95 mm2 and 51.5 mW, respectively. The signal-to-noise and distortion ratio (SNDR) is 56.15 dB at the Nyquist frequency, resulting in an effective number of bits (ENOB) of 9.03 bits. KCI Citation Count: 0
AbstractList A 40-MS/sec 10-bit pipelined analog to digital converter (ADC) with a 1.2 Vpp differential input signal is proposed. The implemented pipelined ADC consists of eight stages of 1.5 bit/stage, one stage of 2 bit/stage, a digital error correction block, band-gap reference circuit & reference driver, and clock generator. The 1.5 bit/stage consists of a sub-ADC, digital to analog (DAC), and gain stage, and the 2.0 bit/stage consists of only a 2-bit sub-ADC. A bootstrapped switch with a constant resistance is proposed to improve the linearity of the input switch. It reduces the maximum VGS variation of the conventional bootstrapped switch by 67%. The proposed bootstrapped switch is used in the first 1.5 bit/stage instead of a sample-hold amplifier (SHA). This results in the reduction of the hardware and power consumption. It also increases the input bandwidth and dynamic performance. A reference voltage for the ADC is driven by using an on-chip reference driver without an external reference. A digital error correction with a redundancy is also used to compensate for analog noise such as an input offset voltage of a comparator and a gain error of a gain stage. The proposed pipelined ADC is implemented by using a 0.18-µm 1-poly 5-metal CMOS process with a 1.8 V supply. The total area including a power decoupling capacitor and the power consumption are 0.95 mm2 and 51.5 mW, respectively. The signal-to-noise and distortion ratio (SNDR) is 56.15 dB at the Nyquist frequency, resulting in an effective number of bits (ENOB) of 9.03 bits. KCI Citation Count: 0
Author 김상훈
김문규
어지훈
장영찬
Author_xml – sequence: 1
  fullname: 어지훈
  organization: (금오공과대학교)
– sequence: 2
  fullname: 장영찬
  organization: (금오공과대학교)
– sequence: 3
  fullname: 김상훈
  organization: (금오공과대학교)
– sequence: 4
  fullname: 김문규
  organization: (금오공과대학교)
BackLink https://www.kci.go.kr/kciportal/ci/sereArticleSearch/ciSereArtiView.kci?sereArticleSearchBean.artiId=ART001650165$$DAccess content in National Research Foundation of Korea (NRF)
BookMark eNqViktuwjAURS0EUvnt4U0ZGGzHoZ6mKQgGCEQQU8sEA09QO4pdsbJugJVBq7IAJvcc6dwOaTrvbIO0hUgkVUolzaeLNH0j_RBwx6R8l3LM0zbBDPhQwRYko4tiFGwJnNEdRmBDrujt5wvyxbKAFVb2gs7uIfvM4TugO4KBD-9jiLWpqkcorhjLEzz2BLl3IRoXYW0D_lppe6R1MJdg-__sksF0ssln1NUHfS5Re4N_PHp9rnW23sw1F0KwVCWvfO_PjEw5
ContentType Journal Article
DBID ACYCR
DatabaseName Korean Citation Index
DatabaseTitleList
DeliveryMethod fulltext_linktorsrc
EISSN 2234-8883
EndPage 90
ExternalDocumentID oai_kci_go_kr_ARTI_1222058
GroupedDBID ACYCR
ALMA_UNASSIGNED_HOLDINGS
M~E
ID FETCH-nrf_kci_oai_kci_go_kr_ARTI_12220583
ISSN 2234-8255
IngestDate Tue Nov 21 21:31:28 EST 2023
IsPeerReviewed true
IsScholarly true
Language English
LinkModel OpenURL
MergedId FETCHMERGED-nrf_kci_oai_kci_go_kr_ARTI_12220583
Notes G704-SER000003196.2012.10.1.003
ParticipantIDs nrf_kci_oai_kci_go_kr_ARTI_1222058
PublicationCentury 2000
PublicationDate 2012-03
PublicationDateYYYYMMDD 2012-03-01
PublicationDate_xml – month: 03
  year: 2012
  text: 2012-03
PublicationDecade 2010
PublicationTitle Journal of Information and Communication Convergence Engineering, 10(1)
PublicationYear 2012
Publisher 한국정보통신학회
Publisher_xml – name: 한국정보통신학회
SSID ssib044744615
ssib025702295
ssib012146031
Score 3.675103
Snippet A 40-MS/sec 10-bit pipelined analog to digital converter (ADC) with a 1.2 Vpp differential input signal is proposed. The implemented pipelined ADC consists of...
SourceID nrf
SourceType Open Website
StartPage 85
SubjectTerms 전자/정보통신공학
Title A 1.8 V 40-MS/sec 10-bit 0.18-µm CMOS Pipelined ADC using a Bootstrapped Switch with Constant Resistance
URI https://www.kci.go.kr/kciportal/ci/sereArticleSearch/ciSereArtiView.kci?sereArticleSearchBean.artiId=ART001650165
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
ispartofPNX Journal of Information and Communication Convergence Engineering, 2012, 10(1), , pp.85-90
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwnV1fb9MwELfWPSEhBALEf1kIP6AoI6nt1H6M06CBVEDamPZWNYkzRdO6qqQg8cC34gvwybhz2sZlIAYv0dU5X9zeT-7PlzubkBflqIy5iEQIZNSGoopsqHRZhVzXMp6puqhqLHCevEsOP4q3p_J0b3DTy1patcVB-fW3dSX_41VoA79ilew_eHZrFBpABv_CFTwM12v5GBbzByo4CUQUTo7w2bYMYMIrmjaAWUqFLBsyIy-CbPL-KPjQLLD2HAhmOs6ClYsRzLDWocVox2KBzPNLA07sYrNZRxwxafkTcswNOK4S2XVFU7tJbN6pOUE7n7sKT-tvfoiujSPcJcqLRbA8YzphRqCQjjALIx8zbZhSOyo5S6UTFBBhFEzE-j0kWZ4yo13njCnuVK5Y2aoY6MmMci0jpjM_DIL5JNwPgzhDErScumTp2I00wkawZLgb-5ipBO_i4w3eXffSTkiZyvrpF3iTCGH93L1zt16bUtyb8pX0yEN39Onutt6__N3ubOx9XjbTs8vp-XIKy5c303iIdc9qQAY8xvzUybd8MznGeAJ71L-yxdMH10exu89CjGBl707s2I4c-NJ8WXt86fg2ubXGB0071N4he3Z-lzQpBcTSE-oQ-wrwSju8UofXH98vKGKVbrFKAavUYZXOqI9V2mGVIlbpBqu0x-o98vJ1fpwdhjA09_3__Dvw-2R_fjm3DwiVFS9sXc9imXBheVkMUa5hLuGVrhP9kDz_u71H11F6TG70-HpC9tvlyj4F4tkWz5xDfgLuem9g
link.rule.ids 315,783,787
linkProvider ISSN International Centre
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=A+1.8+V+40-MS%2Fsec+10-bit+0.18-%C2%B5m+CMOS+Pipelined+ADC+using+a+Bootstrapped+Switch+with+Constant+Resistance&rft.jtitle=Journal+of+Information+and+Communication+Convergence+Engineering%2C+10%281%29&rft.au=%EC%96%B4%EC%A7%80%ED%9B%88&rft.au=%EC%9E%A5%EC%98%81%EC%B0%AC&rft.au=%EA%B9%80%EC%83%81%ED%9B%88&rft.au=%EA%B9%80%EB%AC%B8%EA%B7%9C&rft.date=2012-03-01&rft.pub=%ED%95%9C%EA%B5%AD%EC%A0%95%EB%B3%B4%ED%86%B5%EC%8B%A0%ED%95%99%ED%9A%8C&rft.issn=2234-8255&rft.eissn=2234-8883&rft.spage=85&rft.epage=90&rft.externalDBID=n%2Fa&rft.externalDocID=oai_kci_go_kr_ARTI_1222058
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=2234-8255&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=2234-8255&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=2234-8255&client=summon