Range-Scaled 14b 30 MS/s Pipeline-SAR Composite ADC for High-Performance CMOS Image Sensors

This paper proposes a low-power range-scaled 14b 30 MS/s pipeline-SAR composite ADC for high-performance CIS applications. The SAR ADC is employed in the first stage to alleviate a sampling-time mismatch as observed in the conventional SHA-free architecture. A range-scaling technique processes a wid...

Full description

Saved in:
Bibliographic Details
Published inJournal of semiconductor technology and science Vol. 16; no. 1; pp. 70 - 79
Main Authors Park, Jun-Sang, Jeong, Jong-Min, An, Tai-Ji, Ahn, Gil-Cho, Lee, Seung-Hoon
Format Journal Article
LanguageKorean
Published 2016
Subjects
Online AccessGet full text

Cover

Loading…
Abstract This paper proposes a low-power range-scaled 14b 30 MS/s pipeline-SAR composite ADC for high-performance CIS applications. The SAR ADC is employed in the first stage to alleviate a sampling-time mismatch as observed in the conventional SHA-free architecture. A range-scaling technique processes a wide input range of 3.0VP-P without thick-gate-oxide transistors under a 1.8 V supply voltage. The first- and second-stage MDACs share a single amplifier to reduce power consumption and chip area. Moreover, two separate reference voltage drivers for the first-stage SAR ADC and the remaining pipeline stages reduce a reference voltage disturbance caused by the high-speed switching noise from the SAR ADC. The measured DNL and INL of the prototype ADC in a $0.18{\mu}m$ CMOS are within 0.88 LSB and 3.28 LSB, respectively. The ADC shows a maximum SNDR of 65.4 dB and SFDR of 78.9 dB at 30 MS/s, respectively. The ADC with an active die area of $1.43mm^2$ consumes 20.5 mW at a 1.8 V supply voltage and 30 MS/s, which corresponds to a figure-of-merit (FOM) of 0.45 pJ/conversion-step.
AbstractList This paper proposes a low-power range-scaled 14b 30 MS/s pipeline-SAR composite ADC for high-performance CIS applications. The SAR ADC is employed in the first stage to alleviate a sampling-time mismatch as observed in the conventional SHA-free architecture. A range-scaling technique processes a wide input range of 3.0VP-P without thick-gate-oxide transistors under a 1.8 V supply voltage. The first- and second-stage MDACs share a single amplifier to reduce power consumption and chip area. Moreover, two separate reference voltage drivers for the first-stage SAR ADC and the remaining pipeline stages reduce a reference voltage disturbance caused by the high-speed switching noise from the SAR ADC. The measured DNL and INL of the prototype ADC in a $0.18{\mu}m$ CMOS are within 0.88 LSB and 3.28 LSB, respectively. The ADC shows a maximum SNDR of 65.4 dB and SFDR of 78.9 dB at 30 MS/s, respectively. The ADC with an active die area of $1.43mm^2$ consumes 20.5 mW at a 1.8 V supply voltage and 30 MS/s, which corresponds to a figure-of-merit (FOM) of 0.45 pJ/conversion-step.
Author Jeong, Jong-Min
Park, Jun-Sang
Ahn, Gil-Cho
An, Tai-Ji
Lee, Seung-Hoon
Author_xml – sequence: 1
  fullname: Park, Jun-Sang
– sequence: 2
  fullname: Jeong, Jong-Min
– sequence: 3
  fullname: An, Tai-Ji
– sequence: 4
  fullname: Ahn, Gil-Cho
– sequence: 5
  fullname: Lee, Seung-Hoon
BookMark eNqNirsOgjAUQDtgIj7-4S6OxFbeI0GNjxiNuDmYAhdsLC3h-v_RwQ9wOic5Z8IcYw06zBVhmngiCuMxmxOpkoe-H0dRHLvsfpWmRa-opMYaRFCCz-FULAkuqketzLdlV8ht11tSb4RsnUNjB9ip9uldcPh6J02FkJ_OBew72SIUaMgONGOjRmrC-Y9TtthubvnOeyl6q4epST8O2fG84iLiSRDyNOAJD_x_vw_B4D-q
ContentType Journal Article
DBID JDI
DEWEY 530
621.38
DatabaseName KoreaScience
DatabaseTitleList
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
Physics
DocumentTitleAlternate Range-Scaled 14b 30 MS/s Pipeline-SAR Composite ADC for High-Performance CMOS Image Sensors
EndPage 79
ExternalDocumentID JAKO201608450940804
GroupedDBID .UV
9ZL
ADDVE
AENEX
ALMA_UNASSIGNED_HOLDINGS
C1A
DBRKI
FRP
HH5
JDI
KVFHK
MZR
OK1
TDB
TR2
ZZE
ID FETCH-kisti_ndsl_JAKO2016084509408043
ISSN 1598-1657
IngestDate Fri Dec 22 12:02:30 EST 2023
IsOpenAccess true
IsPeerReviewed false
IsScholarly true
Issue 1
Keywords range-scaling
separate reference
Analog-to-digital converter (ADC)
wide input range
pipeline-SAR
Language Korean
LinkModel OpenURL
MergedId FETCHMERGED-kisti_ndsl_JAKO2016084509408043
Notes KISTI1.1003/JNL.JAKO201608450940804
OpenAccessLink http://click.ndsl.kr/servlet/LinkingDetailView?cn=JAKO201608450940804&dbt=JAKO&org_code=O481&site_code=SS1481&service_code=01
ParticipantIDs kisti_ndsl_JAKO201608450940804
PublicationCentury 2000
PublicationDate 2016
PublicationDateYYYYMMDD 2016-01-01
PublicationDate_xml – year: 2016
  text: 2016
PublicationDecade 2010
PublicationTitle Journal of semiconductor technology and science
PublicationTitleAlternate Journal of semiconductor technology and science
PublicationYear 2016
SSID ssib053376677
ssj0068797
Score 3.9824154
Snippet This paper proposes a low-power range-scaled 14b 30 MS/s pipeline-SAR composite ADC for high-performance CIS applications. The SAR ADC is employed in the first...
SourceID kisti
SourceType Open Access Repository
StartPage 70
Title Range-Scaled 14b 30 MS/s Pipeline-SAR Composite ADC for High-Performance CMOS Image Sensors
URI http://click.ndsl.kr/servlet/LinkingDetailView?cn=JAKO201608450940804&dbt=JAKO&org_code=O481&site_code=SS1481&service_code=01
Volume 16
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwnV1bT8IwFG4MiYk-GEWNV9IHfVqqY4xuPC54QcyEMExIfCDr2GQRNyPw4q_3tB1lAvH2MsiBbKVfOee0_b5ThM7sWkDNQI_IwLQZgQhNCYvAGQYWM4woCqu-xYXC7gNtPJrNXrU3lysKdcmEXQQfK3Ul_0EVbIArV8n-AVl1UzDAe8AXroAwXH-FcYcrA4gH3QxpY9lkWkXXXI83QmvHb1xpDp86HfGn5-SsUHOu6oJYyOkdpJ0TDdTdlqfdvXIGjwcz2zTb5FlOW8ecTZ8mvEwsJyiqlXmxC5HF0_m-lCRiN6cJ8fwsRgq2oiICJ8_EjdUAdeRZyX5MmrGyDYXxNh6R-jDNr1JI-eTMpdZgnkplGWrlc-nS2JIOVJ4ikoVieczM1yLZC8FLUQqbzn2LP1i3TVET0BZFYk3wWcJbK6cF6a1FRQ0_Ga6pbckTeGbNhFkKT93jXJrR3UZbWUdjR4K9g9Ze0iLazFWNLKJ1wdoNxrvoKT8AMAwAXNGx612OcR5-rODHAD8GyPEi_JjDjwX8OIN_D53fXHfrDSKa2U8G41F_xa-v7KNCkibhAcKRQYMyrzPkW8ykIbxYYY2FvhGwQUhr9BCVvr_X0U9fOEYb3CLXpk5QYfI-DU8hW5uwkuj9T4LbP4Y
link.rule.ids 230,315,783,787,888,4031
linkProvider ABC ChemistRy
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=Range-Scaled+14b+30+MS%2Fs+Pipeline-SAR+Composite+ADC+for+High-Performance+CMOS+Image+Sensors&rft.jtitle=Journal+of+semiconductor+technology+and+science&rft.au=Park%2C+Jun-Sang&rft.au=Jeong%2C+Jong-Min&rft.au=An%2C+Tai-Ji&rft.au=Ahn%2C+Gil-Cho&rft.date=2016&rft.issn=1598-1657&rft.volume=16&rft.issue=1&rft.spage=70&rft.epage=79&rft.externalDBID=n%2Fa&rft.externalDocID=JAKO201608450940804
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=1598-1657&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=1598-1657&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=1598-1657&client=summon