Semiconductor device with vertically integrated pHEMTs

The present disclosure relates to a semiconductor device with vertically integrated pseudomorphic high electron mobility transistors (pHEMTs). The disclosed semiconductor device includes a substrate, a lower pHEMT structure with a lower pHEMT, an isolation layer, and an upper pHEMT structure with an...

Full description

Saved in:
Bibliographic Details
Main Authors Schwartz Dana A, Hurtt Sheila K, Nevers Corey A
Format Patent
LanguageEnglish
Published 20.03.2018
Subjects
Online AccessGet full text

Cover

Loading…
Abstract The present disclosure relates to a semiconductor device with vertically integrated pseudomorphic high electron mobility transistors (pHEMTs). The disclosed semiconductor device includes a substrate, a lower pHEMT structure with a lower pHEMT, an isolation layer, and an upper pHEMT structure with an upper pHEMT. The lower pHEMT structure is formed over the substrate and has a first region and a second region that is laterally disposed with the first region. The lower pHEMT is formed in or on the second region. The isolation layer resides over the first region. The upper pHEMT structure is formed over the isolation layer and does not extend over the second region. Herein, the isolation layer separates the lower pHEMT structure from the upper pHEMT structure such that the lower pHEMT and the upper pHEMT operate independently from each other.
AbstractList The present disclosure relates to a semiconductor device with vertically integrated pseudomorphic high electron mobility transistors (pHEMTs). The disclosed semiconductor device includes a substrate, a lower pHEMT structure with a lower pHEMT, an isolation layer, and an upper pHEMT structure with an upper pHEMT. The lower pHEMT structure is formed over the substrate and has a first region and a second region that is laterally disposed with the first region. The lower pHEMT is formed in or on the second region. The isolation layer resides over the first region. The upper pHEMT structure is formed over the isolation layer and does not extend over the second region. Herein, the isolation layer separates the lower pHEMT structure from the upper pHEMT structure such that the lower pHEMT and the upper pHEMT operate independently from each other.
Author Hurtt Sheila K
Nevers Corey A
Schwartz Dana A
Author_xml – fullname: Schwartz Dana A
– fullname: Hurtt Sheila K
– fullname: Nevers Corey A
BookMark eNrjYmDJy89L5WQwC07NzUzOz0spTS7JL1JISS3LTE5VKM8syVAoSy0qyUxOzMmpVMjMK0lNL0osSU1RKPBw9Q0p5mFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8aHBlpZGxgYWFk5GxkQoAQBurS9d
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID US9923088B2
GroupedDBID EVB
ID FETCH-epo_espacenet_US9923088B23
IEDL.DBID EVB
IngestDate Fri Jan 17 06:49:04 EST 2025
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US9923088B23
Notes Application Number: US201615239005
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180320&DB=EPODOC&CC=US&NR=9923088B2
ParticipantIDs epo_espacenet_US9923088B2
PublicationCentury 2000
PublicationDate 20180320
PublicationDateYYYYMMDD 2018-03-20
PublicationDate_xml – month: 03
  year: 2018
  text: 20180320
  day: 20
PublicationDecade 2010
PublicationYear 2018
RelatedCompanies Qorvo US, Inc
RelatedCompanies_xml – name: Qorvo US, Inc
Score 3.0629416
Snippet The present disclosure relates to a semiconductor device with vertically integrated pseudomorphic high electron mobility transistors (pHEMTs). The disclosed...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Semiconductor device with vertically integrated pHEMTs
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180320&DB=EPODOC&locale=&CC=US&NR=9923088B2
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5KFfWmVbG-2IPkFmzSJG0OQciLIKQtJpHeSpLdhUJJQhMR_72zIY1e9LbswjI78M3OtzsPgCc-V3ITqYSszhiXNY2ncqpxZCk0RbKRKjnn4kc3XBhBor2u9fUAtodcmLZO6GdbHBERlSPem9ZeVz-PWG4bW1k_Z1ucKl_82HKljh0rc9EPXHJty1st3aUjOY6VRNLizTLRkUFA2Witj1R9aojoL-_dFkkp1e8bxT-H4xVuVjQXMGDFCE6dQ-O1EZyE3X83Djvo1ZdgRCKMvSxEfdZyTygTECfiGZW0LZVR17sv0ld_oKQKvDCur4D4XuwEMgqw6Q-7SaJe1Ok1DIuyYDdAkEnquUkZ12aZlmfolk1yhRpUpRnjs0wZw_jPbW7_WbuDM6E1EVSlTu5h2Ow_2APesk322OrnGz5rgxQ
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwlV3NT4MwFH-Z0zhvOjXOzx6UiyEOZGM7EJMBC3NjWwTMbgvQNjExsAyM2f_jH-orYdOLGm8NLbR55de-X_s-AK55R4m7SCVkVWdc1jQeyqHGkaXQEMlGqMScixtdd9x2Au1x1ppV4GPtC1PECX0vgiMiomLEe16s14uvQyyrsK3M7qIXfJQ-9H3Dkkp2rHREPnDJ6hn2dGJNTMk0jcCTxk9GFxUZBFRPLX0-hmyFXdHMGFj4K9yoat_2TUdGpXe-6XgeeJvX7rHJFmwjGpvCcMx-7gl_lsX3zai_DztTHEeSH0CFJXWomeucbXXYdcurciyWqM0Ooe0JC_g0EaFd0yWhTKwORJzAkiIbM07T64psAkdQsnBs18-OgPw13GOoJmnCToAgCW3FXcq4pkdaHKFG14wV2qYqjRjXI6UBjR8_c_pL3RXUHN8dzUeD8fAM9oTwhW2W2jyHar58Yxe4WefRZSErArf_kPMneG2lUw
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Semiconductor+device+with+vertically+integrated+pHEMTs&rft.inventor=Schwartz+Dana+A&rft.inventor=Hurtt+Sheila+K&rft.inventor=Nevers+Corey+A&rft.date=2018-03-20&rft.externalDBID=B2&rft.externalDocID=US9923088B2