Low power and compact area digital integrator for a digital phase detector
In an example embodiment, a phase-locked loop circuit may include a first circuitry to receive a reference signal and a source signal. The first circuitry may generate a correction signal for demonstrating a difference in phase between the reference signal and the source signal. The phase-locked loo...
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | English |
Published |
21.04.2015
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | In an example embodiment, a phase-locked loop circuit may include a first circuitry to receive a reference signal and a source signal. The first circuitry may generate a correction signal for demonstrating a difference in phase between the reference signal and the source signal. The phase-locked loop may include a second circuitry to receive the correction signal. The second circuitry may generate a digital signal for demonstrating a phase-to-digital conversion of the correction signal. The phase-locked loop may include a third circuitry to receive the digital signal. The third circuitry may generate a control signal for demonstrating a converted voltage of the digital signal. The phase-locked loop may include a fourth circuitry to receive the control signal. The fourth circuitry may generate the source signal in response to the control signal. |
---|---|
AbstractList | In an example embodiment, a phase-locked loop circuit may include a first circuitry to receive a reference signal and a source signal. The first circuitry may generate a correction signal for demonstrating a difference in phase between the reference signal and the source signal. The phase-locked loop may include a second circuitry to receive the correction signal. The second circuitry may generate a digital signal for demonstrating a phase-to-digital conversion of the correction signal. The phase-locked loop may include a third circuitry to receive the digital signal. The third circuitry may generate a control signal for demonstrating a converted voltage of the digital signal. The phase-locked loop may include a fourth circuitry to receive the control signal. The fourth circuitry may generate the source signal in response to the control signal. |
Author | TROYER STEVEN GREGORY CASE DANIEL K NGUYEN THE'LINH |
Author_xml | – fullname: NGUYEN THE'LINH – fullname: TROYER STEVEN GREGORY – fullname: CASE DANIEL K |
BookMark | eNrjYmDJy89L5WTw8skvVyjIL08tUkjMS1FIzs8tSEwuUUgsSk1USMlMzyxJzFHIzCtJTS9KLMkvUkgDYoREQUZicapCSmpJajJQkoeBNS0xpziVF0pzMyi4uYY4e-imFuTHpxYDzU3NSy2JDw22NDA0MTYycjIyJkIJAKn9Nis |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
ExternalDocumentID | US9014322B2 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US9014322B23 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 15:28:52 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US9014322B23 |
Notes | Application Number: US201313757665 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150421&DB=EPODOC&CC=US&NR=9014322B2 |
ParticipantIDs | epo_espacenet_US9014322B2 |
PublicationCentury | 2000 |
PublicationDate | 20150421 |
PublicationDateYYYYMMDD | 2015-04-21 |
PublicationDate_xml | – month: 04 year: 2015 text: 20150421 day: 21 |
PublicationDecade | 2010 |
PublicationYear | 2015 |
RelatedCompanies | FINISAR CORPORATION |
RelatedCompanies_xml | – name: FINISAR CORPORATION |
Score | 2.9791853 |
Snippet | In an example embodiment, a phase-locked loop circuit may include a first circuitry to receive a reference signal and a source signal. The first circuitry may... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES BASIC ELECTRONIC CIRCUITRY DEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TOANOTHER ELECTRIC COMMUNICATION TECHNIQUE ELECTRICITY TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION |
Title | Low power and compact area digital integrator for a digital phase detector |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150421&DB=EPODOC&locale=&CC=US&NR=9014322B2 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3NS8MwFH-MKepNp-L8Igfprdgvu_ZQhLYrY-g23Cq7jaRpZy9t2Sr7930J7eZFbyGBR3jJL-_lfQI8mVTjru4ylTqGaGHGqOo4ZqKaDnUTPHNuJzLKd2KPYmu8fFl2IG9zYWSd0J0sjoiIShDvtXyvq4MRK5SxldtnluNU-RotvFBpfseo3ViGroS-N5xNw2mgBIEXz5XJhye8hXh3fXytj1CLHggwDD99kZRS_ZYo0Tkcz5BYUV9AJy16cBq0jdd6cPLe-Ltx2EBvewnjt3JHKtHTjODnn8jY8aQmFJU-wvO16P1B2toP5YagLkoOC9UXCivC01ra6K-ARMNFMFJxU6s9A1bxfL998xq6RVmkN0BM16FJZnBhk7AyzujA0QyW6TbPMq7ZtA_9P8nc_rN2B2eCk8JlYuj30K033-kDSt6aPUqe_QCWxolG |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT4NAEJ401VhvWjXW5x4MN2J5SOFATIA2tdJHLJjemoWFygVIi-nfd3ZTWi962-wmk83sfjuz8wR40miXWYoVydRUeQuziMqmqcWyZlIrxjNnRiyifCfGMNRHi5dFA7I6F0bUCd2K4oiIqBjxXon3ujwYsTwRW7l5jjKcKl4Hge1Ju98xaje6qkieY_dnU2_qSq5rh3Np8mFzbyHeXQdf6yPUsHscDP1PhyellL8lyuAMjmdILK_OoZHkbWi5deO1NpyMd_5uHO6gt7mAkV9sScl7mhH8_BMROx5XhKLSR1i24r0_SF37oVgT1EXJYaH8QmFFWFIJG_0lkEE_cIcybmq5Z8AynO-3r11BMy_y5BqIZpk0TlXGbRJ6yiLaM7tqlCoGS1PWNWgHOn-Sufln7RFaw2DsL_23yfstnHKucveJqtxBs1p_J_cohavoQfDvBzLljDk |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Low+power+and+compact+area+digital+integrator+for+a+digital+phase+detector&rft.inventor=NGUYEN+THE%27LINH&rft.inventor=TROYER+STEVEN+GREGORY&rft.inventor=CASE+DANIEL+K&rft.date=2015-04-21&rft.externalDBID=B2&rft.externalDocID=US9014322B2 |