Semiconductor memory device

In a semiconductor memory device in which each memory cell is constituted by one transistor, in a memory cell pattern, two adjacent bits form one diffusion pattern, two adjacent transistors share a source region, and two drain regions are separated from each other. A plurality of arrays in each of w...

Full description

Saved in:
Bibliographic Details
Main Authors TERADA YUTAKA, KURATA MASAKAZU
Format Patent
LanguageEnglish
Published 19.08.2014
Subjects
Online AccessGet full text

Cover

Loading…
Abstract In a semiconductor memory device in which each memory cell is constituted by one transistor, in a memory cell pattern, two adjacent bits form one diffusion pattern, two adjacent transistors share a source region, and two drain regions are separated from each other. A plurality of arrays in each of which at least a column of the diffusion patterns is disposed include bit lines, and the bit lines of the first array are independent of the bit lines of the second array. In an interface between the arrays, ends at one side of the bit lines of each of the arrays are located on an associated one of two drain regions which are separated from each other with the source region which is shared on one diffusion pattern sandwiched therebetween. This configuration can provide a sufficient bit-line separation width, and reduce the area.
AbstractList In a semiconductor memory device in which each memory cell is constituted by one transistor, in a memory cell pattern, two adjacent bits form one diffusion pattern, two adjacent transistors share a source region, and two drain regions are separated from each other. A plurality of arrays in each of which at least a column of the diffusion patterns is disposed include bit lines, and the bit lines of the first array are independent of the bit lines of the second array. In an interface between the arrays, ends at one side of the bit lines of each of the arrays are located on an associated one of two drain regions which are separated from each other with the source region which is shared on one diffusion pattern sandwiched therebetween. This configuration can provide a sufficient bit-line separation width, and reduce the area.
Author KURATA MASAKAZU
TERADA YUTAKA
Author_xml – fullname: TERADA YUTAKA
– fullname: KURATA MASAKAZU
BookMark eNrjYmDJy89L5WSQDk7NzUzOz0spTS7JL1LITc3NL6pUSEkty0xO5WFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8aHBFhaGhgbmFk5GxkQoAQAlVyU8
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
ExternalDocumentID US8811078B2
GroupedDBID EVB
ID FETCH-epo_espacenet_US8811078B23
IEDL.DBID EVB
IngestDate Fri Aug 16 05:56:06 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US8811078B23
Notes Application Number: US201213493671
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140819&DB=EPODOC&CC=US&NR=8811078B2
ParticipantIDs epo_espacenet_US8811078B2
PublicationCentury 2000
PublicationDate 20140819
PublicationDateYYYYMMDD 2014-08-19
PublicationDate_xml – month: 08
  year: 2014
  text: 20140819
  day: 19
PublicationDecade 2010
PublicationYear 2014
RelatedCompanies PANASONIC CORPORATION
KURATA MASAKAZU
TERADA YUTAKA
RelatedCompanies_xml – name: TERADA YUTAKA
– name: PANASONIC CORPORATION
– name: KURATA MASAKAZU
Score 2.9445236
Snippet In a semiconductor memory device in which each memory cell is constituted by one transistor, in a memory cell pattern, two adjacent bits form one diffusion...
SourceID epo
SourceType Open Access Repository
SubjectTerms ELECTRICITY
INFORMATION STORAGE
PHYSICS
STATIC STORES
Title Semiconductor memory device
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140819&DB=EPODOC&locale=&CC=US&NR=8811078B2
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5Kfd40Ktaq5CC5BbvmYXIIQpKGIvSBaaS3kk220EOT0kRK_70zS1q96HUXZh_wzcw3OzML8OS8cGYv7Fw3CYWmnRk6XzChu3mPCTQghmBU4Dwc2YPEfJ9ZsxYs97Uwsk_oVjZHRERliPda6uv1TxArlLmV1TNf4lD5Fk29UGvYMbIFtHBa6Hv9yTgcB1oQeEmsjT48xyGi4_iorY_Qi36VnO3Tp6KU9W-LEl3A8QSFFfUltEShwFmw_3hNgdNh896twIlM0MwqHGxAWF1BN6aE9rKgTq3lRl1RruxOzQVh_hrUqD8NBjquNz-cbZ7Eh50ZN9BGyi9uQUWWISyeOTyjsIzJU5GmhoWeHXPRv-_xDnT-FHP3z1wXzumSKCbK3Hto15sv8YBGteaP8jq-AeMueqg
link.rule.ids 230,309,783,888,25577,76883
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT4NAEJ409VFvihprfXAw3IhFHoEDMQFKUAttBExvhIVt0oPQFIzx3zu7odWLXneT2Ufyzcw3OzMLcGc-EMVYGqWsMRRqRqHKZKlQ2SrHCkUDolKFFTiHkRGk2vNCX_Rgta2F4X1CP3lzRERUgXhvub5e_wSxPJ5b2dyTFQ7Vj35ie1LHjpEtoIWTPMeezGfezJVc105jKXq1TZMRHdNBbb2HHrbJmdKbw4pS1r8tin8M-3MUVrUn0KOVAAN3-_GaAIdh994twAFP0CwaHOxA2JzCKGYJ7XXFOrXWG_Gd5cp-iSVlmD8D0Z8kbiDjetnubFka73amnkMfKT-9ABFZBtVJYZKChWU0ktM8V3X07BQL_fsxGcLwTzGX_8zdwiBIwmk2fYpeRnDELozFRxXrCvrt5oNeo4FtyQ2_mm_KrH2Y
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Semiconductor+memory+device&rft.inventor=TERADA+YUTAKA&rft.inventor=KURATA+MASAKAZU&rft.date=2014-08-19&rft.externalDBID=B2&rft.externalDocID=US8811078B2