Clock data recovery circuit and clock data recovery method

A clock data recovery circuit includes: a demodulation filter that receives a transmission signal transmitted by two orthogonal carrier waves having I and Q phases and executes demodulation to obtain a demodulated wave having an phase and a demodulated wave having a Q phase from the transmission sig...

Full description

Saved in:
Bibliographic Details
Main Authors SUNAGA KAZUHISA, YAMAGUCHI KOUICHI
Format Patent
LanguageEnglish
Published 08.07.2014
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A clock data recovery circuit includes: a demodulation filter that receives a transmission signal transmitted by two orthogonal carrier waves having I and Q phases and executes demodulation to obtain a demodulated wave having an phase and a demodulated wave having a Q phase from the transmission signal; a first determination circuit that determines whether an absolute value of one of the two demodulated waves is greater than an eye opening maximum value at an ideal clock phase of the transmission signal; a second determination circuit that determines whether the one demodulated wave is greater than zero; a third determination circuit that determines whether the other one of the two demodulated waves is greater than zero; and a phase comparison unit that detects whether a phase of a clock signal included in the transmission signal is leading a phase of a data signal included in the transmission signal, based on determination results obtained by the first to third determination circuits.
AbstractList A clock data recovery circuit includes: a demodulation filter that receives a transmission signal transmitted by two orthogonal carrier waves having I and Q phases and executes demodulation to obtain a demodulated wave having an phase and a demodulated wave having a Q phase from the transmission signal; a first determination circuit that determines whether an absolute value of one of the two demodulated waves is greater than an eye opening maximum value at an ideal clock phase of the transmission signal; a second determination circuit that determines whether the one demodulated wave is greater than zero; a third determination circuit that determines whether the other one of the two demodulated waves is greater than zero; and a phase comparison unit that detects whether a phase of a clock signal included in the transmission signal is leading a phase of a data signal included in the transmission signal, based on determination results obtained by the first to third determination circuits.
Author SUNAGA KAZUHISA
YAMAGUCHI KOUICHI
Author_xml – fullname: SUNAGA KAZUHISA
– fullname: YAMAGUCHI KOUICHI
BookMark eNrjYmDJy89L5WSwcs7JT85WSEksSVQoSk3OL0stqlRIzixKLs0sUUjMS1FIxiKfm1qSkZ_Cw8CalphTnMoLpbkZFNxcQ5w9dFML8uNTiwsSk1PzUkviQ4MtzM1NjI0MnYyMiVACAAjvMGI
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID US8774321B2
GroupedDBID EVB
ID FETCH-epo_espacenet_US8774321B23
IEDL.DBID EVB
IngestDate Fri Jul 19 12:19:42 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US8774321B23
Notes Application Number: US201013394801
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140708&DB=EPODOC&CC=US&NR=8774321B2
ParticipantIDs epo_espacenet_US8774321B2
PublicationCentury 2000
PublicationDate 20140708
PublicationDateYYYYMMDD 2014-07-08
PublicationDate_xml – month: 07
  year: 2014
  text: 20140708
  day: 08
PublicationDecade 2010
PublicationYear 2014
RelatedCompanies NEC CORPORATION
SUNAGA KAZUHISA
YAMAGUCHI KOUICHI
RelatedCompanies_xml – name: NEC CORPORATION
– name: YAMAGUCHI KOUICHI
– name: SUNAGA KAZUHISA
Score 2.942029
Snippet A clock data recovery circuit includes: a demodulation filter that receives a transmission signal transmitted by two orthogonal carrier waves having I and Q...
SourceID epo
SourceType Open Access Repository
SubjectTerms ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
Title Clock data recovery circuit and clock data recovery method
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20140708&DB=EPODOC&locale=&CC=US&NR=8774321B2
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFPVNp-L8Ig_St2K3pk0RitCPMQS34VbZ22ivEcqgG1uH-N97id30QX0LOTiSI7-7_JJLDuCOO7ntouuYMkMiKChsVcg9N5GogeBZTlsQnW0xcPsJf5o60wYU27cw-p_Qd_05IiEKCe-V9tfL70OsSOdWru-zgroWj72JHxk1Oya2ICzPiAI_Hg2jYWiEoZ-MjcELeXUKld1OQN56j3bRQoEhfg3Uo5Tlz4jSO4b9ESkrqxNoyLIFh-G28FoLDp7r-25q1tBbn8JDSGFnzlRGJ1MslpbgB8NihZuiYmmZM_xF_lUf-gxYL56EfZMGMdtNeJaMd8O1z6FZLkp5AcyyBVpvKJAj0RqXZ45MbSt30m6HoxReG9p_qrn8R3YFR8pyOgfVu4ZmtdrIG4q0VXarbfQJx_aC1w
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFOebTsX5mQfpW7FbP1KEIrRdmbp1w7Wyt7JeIxShG1uH-N97jdv0QX0LOTiSI7-7_JJLDuDGMDPdQstURYpEUJDrVSH3TEWiBtxIM9qCyGyL0OrFxuPEnNQg37yFkf-EvsvPEQlRSHgvpb-efx9i-TK3cnmb5tQ1uw8ix1fW7JjYAtdsxXed7mjoDz3F85x4rITP5NUpVHbaLnnrHdph8woM3Re3epQy_xlRggPYHZGyojyEmiia0PA2hdeasDdY33dTcw295RHceRR23liV0ckqFktL8INhvsBVXrJpkTH8Rf5VH_oYWNCNvJ5Kg0i2E07i8Xa4-gnUi1khToFpOkftFTkaSLTGMlJTTHUtM6edtoGC2y1o_anm7B_ZNTR60aCf9B_Cp3PYr6wo81HtC6iXi5W4pKhbplfSXp8V_YXK
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Clock+data+recovery+circuit+and+clock+data+recovery+method&rft.inventor=SUNAGA+KAZUHISA&rft.inventor=YAMAGUCHI+KOUICHI&rft.date=2014-07-08&rft.externalDBID=B2&rft.externalDocID=US8774321B2