Flash memory array of floating gate-based non-volatile memory cells

A flash memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a floating gate memory transistor having a source region and a drain region, and a coupling capacitor electrically connected to the memory transistor. A plurality o...

Full description

Saved in:
Bibliographic Details
Main Authors SINGH PRABHJOT, LABER EDGARDO, HAGGAG HOSAM, CHURCH MICHAEL D, KALNITSKY ALEXANDER
Format Patent
LanguageEnglish
Published 01.01.2013
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A flash memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a floating gate memory transistor having a source region and a drain region, and a coupling capacitor electrically connected to the memory transistor. A plurality of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the drain region of the memory transistor in each of the memory cells in a respective column. A plurality of high voltage access transistors are each electrically connected to a bit line in the first set of bit lines. A second set of bit lines are each electrically connected to the source region of the memory transistor in each of the memory cells in a respective column. Various combinations of voltages can be applied to the word lines and the first and second sets of bit lines in operations to erase, program, inhibit, or read the logic state stored by the memory transistor in one or more of the memory cells.
AbstractList A flash memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a floating gate memory transistor having a source region and a drain region, and a coupling capacitor electrically connected to the memory transistor. A plurality of word lines are each electrically connected to the capacitor in each of the memory cells in a respective row. A first set of bit lines are each electrically connected to the drain region of the memory transistor in each of the memory cells in a respective column. A plurality of high voltage access transistors are each electrically connected to a bit line in the first set of bit lines. A second set of bit lines are each electrically connected to the source region of the memory transistor in each of the memory cells in a respective column. Various combinations of voltages can be applied to the word lines and the first and second sets of bit lines in operations to erase, program, inhibit, or read the logic state stored by the memory transistor in one or more of the memory cells.
Author SINGH PRABHJOT
HAGGAG HOSAM
KALNITSKY ALEXANDER
CHURCH MICHAEL D
LABER EDGARDO
Author_xml – fullname: SINGH PRABHJOT
– fullname: LABER EDGARDO
– fullname: HAGGAG HOSAM
– fullname: CHURCH MICHAEL D
– fullname: KALNITSKY ALEXANDER
BookMark eNrjYmDJy89L5WRwdstJLM5QyE3NzS-qVEgsKkqsVMhPU0jLyU8sycxLV0hPLEnVTUosTk1RAGrQLcvPAYrnpMI0JKfm5BTzMLCmJeYUp_JCaW4GBTfXEGcP3dSC_PjU4oLE5NS81JL40GALYxNTEwsLJyNjIpQAAB7AM-o
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
ExternalDocumentID US8345488B2
GroupedDBID EVB
ID FETCH-epo_espacenet_US8345488B23
IEDL.DBID EVB
IngestDate Fri Jul 19 15:08:51 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US8345488B23
Notes Application Number: US201113080814
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20130101&DB=EPODOC&CC=US&NR=8345488B2
ParticipantIDs epo_espacenet_US8345488B2
PublicationCentury 2000
PublicationDate 20130101
PublicationDateYYYYMMDD 2013-01-01
PublicationDate_xml – month: 01
  year: 2013
  text: 20130101
  day: 01
PublicationDecade 2010
PublicationYear 2013
RelatedCompanies SINGH PRABHJOT
HAGGAG HOSAM
KALNITSKY ALEXANDER
CHURCH MICHAEL D
LABER EDGARDO
INTERSIL AMERICAS INC
RelatedCompanies_xml – name: LABER EDGARDO
– name: INTERSIL AMERICAS INC
– name: KALNITSKY ALEXANDER
– name: SINGH PRABHJOT
– name: HAGGAG HOSAM
– name: CHURCH MICHAEL D
Score 2.8734972
Snippet A flash memory array comprises a plurality of memory cells organized in a matrix of rows and columns. Each of the memory cells includes a floating gate memory...
SourceID epo
SourceType Open Access Repository
SubjectTerms INFORMATION STORAGE
PHYSICS
STATIC STORES
Title Flash memory array of floating gate-based non-volatile memory cells
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20130101&DB=EPODOC&locale=&CC=US&NR=8345488B2
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1La4NAEB5C-ry1tqXpiz0Ub0uNa6wepOCLUMiDJpbcwmqUBNIY1FLy7zu7aNpLex3ZRZf9vvlmnJ0FeNRNHRmgm1F7YVrUsBObYhjBqJ1oMetxmyWyz_ZgaPYj43XWm7Vg1ZyFkX1Cv2RzRERUgnivJF9vf5JYvqytLJ_iFZryl3Dq-GodHSMh4xZTfdcJxiN_5Kme50QTdfjmWMxAbW65yNYHqKKfBRiCd1ccStn-9ijhGRyOcbJNdQ6tdKPAiddcvKbA8aD-363AkSzQTEo01iAsL8ALUfEuyYeokd0RXhR8R_KMZOucixpmIhJjVHinBcHYniL_oH2dNgNEqr68BBIGU69P8b3m-zWYR5P9F7AraOPw9BoItzLhTrRuhrLG5MxCtOks5RqPUanYaQc6f05z88-zWzjV5bUPItVwB-2q-Ezv0flW8YNctm_mWYih
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT8JAEJ4QfOBNUQM-92B621i6pbaHxqSvoPKKgOHWbEsbSRAIrTH8e2c3LXrR6zS7aTf7ffPNdHYW4E4zNGSAVkqtmWFS3YotimEEo1asRqzNLRbLPtu9vtGZ6M_T9rQC8_IsjOwT-iWbIyKiYsR7Lvl6_ZPE8mRtZXYfzdG0egzGtqcU0TESMm4xxXNsfzjwBq7iuvZkpPRfbZPpqM1NB9l6DxX2gwCD_-aIQynr3x4lOIb9IU62zE-gkizrUHPLi9fqcNgr_nfX4UAWaMYZGgsQZqfgBqh438mHqJHdEr7Z8C1ZpSRdrLioYSYiMUaFd5oRjO0p8g_aF0k5QKTqszMggT92OxTfK9ytQTgZ7b6AnUMVhycNINxMhTtRWynKGoMzE9GmsYSrPEKlYiVNaP45zcU_z26h1hn3umH3qf9yCUeavAJCpB2uoJpvPpNrdMR5dCOX8Bt7K4uU
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Flash+memory+array+of+floating+gate-based+non-volatile+memory+cells&rft.inventor=SINGH+PRABHJOT&rft.inventor=LABER+EDGARDO&rft.inventor=HAGGAG+HOSAM&rft.inventor=CHURCH+MICHAEL+D&rft.inventor=KALNITSKY+ALEXANDER&rft.date=2013-01-01&rft.externalDBID=B2&rft.externalDocID=US8345488B2