Partially and fully silicided gate stacks

Metal-oxide semiconductor (MOS) devices and techniques for the fabrication thereof are provided. In one aspect, a metal-oxide semiconductor device is provided comprising a substrate; and at least one n-channel field effect transistor (NFET) having a gate stack over the substrate. The NFET gate stack...

Full description

Saved in:
Bibliographic Details
Main Authors SLEIGHT JEFFREY W, CHANG LELAND, MO RENEE TONG
Format Patent
LanguageEnglish
Published 14.06.2011
Subjects
Online AccessGet full text

Cover

Loading…
Abstract Metal-oxide semiconductor (MOS) devices and techniques for the fabrication thereof are provided. In one aspect, a metal-oxide semiconductor device is provided comprising a substrate; and at least one n-channel field effect transistor (NFET) having a gate stack over the substrate. The NFET gate stack comprises an NFET gate stack metal gate layer; a first NFET gate stack silicon layer over the NFET gate stack metal gate layer; a second NFET gate stack silicon layer over a side of the first NFET gate stack silicon layer opposite the NFET gate stack metal gate layer, wherein an interface is defined between the first NFET gate stack silicon layer and the second NFET gate stack silicon layer; and an NFET gate stack silicide region that extends through the interface between the first NFET gate stack silicon layer and the second NFET gate stack silicon layer.
AbstractList Metal-oxide semiconductor (MOS) devices and techniques for the fabrication thereof are provided. In one aspect, a metal-oxide semiconductor device is provided comprising a substrate; and at least one n-channel field effect transistor (NFET) having a gate stack over the substrate. The NFET gate stack comprises an NFET gate stack metal gate layer; a first NFET gate stack silicon layer over the NFET gate stack metal gate layer; a second NFET gate stack silicon layer over a side of the first NFET gate stack silicon layer opposite the NFET gate stack metal gate layer, wherein an interface is defined between the first NFET gate stack silicon layer and the second NFET gate stack silicon layer; and an NFET gate stack silicide region that extends through the interface between the first NFET gate stack silicon layer and the second NFET gate stack silicon layer.
Author CHANG LELAND
SLEIGHT JEFFREY W
MO RENEE TONG
Author_xml – fullname: SLEIGHT JEFFREY W
– fullname: CHANG LELAND
– fullname: MO RENEE TONG
BookMark eNrjYmDJy89L5WTQDEgsKslMzMmpVEjMS1FIKwWxijNzMpMzU1JTFNITS1IViksSk7OLeRhY0xJzilN5oTQ3g4Kba4izh25qQX58anFBYnJqXmpJfGiwuaWZgbmlqZORMRFKAJrnKjs
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID US7960795B2
GroupedDBID EVB
ID FETCH-epo_espacenet_US7960795B23
IEDL.DBID EVB
IngestDate Fri Jul 19 14:00:18 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US7960795B23
Notes Application Number: US20100782388
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20110614&DB=EPODOC&CC=US&NR=7960795B2
ParticipantIDs epo_espacenet_US7960795B2
PublicationCentury 2000
PublicationDate 20110614
PublicationDateYYYYMMDD 2011-06-14
PublicationDate_xml – month: 06
  year: 2011
  text: 20110614
  day: 14
PublicationDecade 2010
PublicationYear 2011
RelatedCompanies INTERNATIONAL BUSINESS MACHINES CORPORATION
RelatedCompanies_xml – name: INTERNATIONAL BUSINESS MACHINES CORPORATION
Score 2.8078523
Snippet Metal-oxide semiconductor (MOS) devices and techniques for the fabrication thereof are provided. In one aspect, a metal-oxide semiconductor device is provided...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Partially and fully silicided gate stacks
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20110614&DB=EPODOC&locale=&CC=US&NR=7960795B2
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQSTQyTLZISzHRNU4zA3ZQQIcNWSSZGeimJZqCJs0MTC1SQXuHff3MPEJNvCJMI5gYMmF7YcDnhJaDD0cE5qhkYH4vAZfXBYhBLBfw2spi_aRMoFC-vVuIrYtaCmy4D9TBUXNxsnUN8Hfxd1ZzdrYNDVbzC7I1B7bUzS1NnYClNSuwFW0OWv3lGuYE2pRSgFyjuAkysAUADcsrEWJgSs0TZuB0hl28JszA4Qud7wYyoVmvWIRBMwAUyYk5OZUKwM6_AmjYvFKhOBPoXKA3UhRAo2EKwJZecnaxKIOCm2uIs4cu0M54uP_iQ4PhrjMWY2ABdvtTJRgUjNKAla1psolFYkqiSaKJeZJhomlaqpmFqZGlQWpaqpEkgyROY6TwyEkzcEHGRc10DU1kGFhKikpTZYEVa0mSHDhIAFIffOY
link.rule.ids 230,309,783,888,25578,76884
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQSTQyTLZISzHRNU4zA3ZQQIcNWSSZGeimJZqCJs0MTC1SQXuHff3MPEJNvCJMI5gYMmF7YcDnhJaDD0cE5qhkYH4vAZfXBYhBLBfw2spi_aRMoFC-vVuIrYtaCmy4D9TBUXNxsnUN8Hfxd1ZzdrYNDVbzC7I1B7bUzS1NnYClNSuwhW0BOmbfNcwJtCmlALlGcRNkYAsAGpZXIsTAlJonzMDpDLt4TZiBwxc63w1kQrNesQiDZgAokhNzcioVgJ1_BdCweaVCcSbQuUBvpCiARsMUgC295OxiUQYFN9cQZw9doJ3xcP_FhwbDXWcsxsAC7PanSjAoGKUBK1vTZBOLxJREk0QT8yTDRNO0VDMLUyNLg9S0VCNJBkmcxkjhkZNn4PQI8fWJ9_H085Zm4IKMkZrpGprIMLCUFJWmygIr2ZIkOXDwAABVFX_W
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Partially+and+fully+silicided+gate+stacks&rft.inventor=SLEIGHT+JEFFREY+W&rft.inventor=CHANG+LELAND&rft.inventor=MO+RENEE+TONG&rft.date=2011-06-14&rft.externalDBID=B2&rft.externalDocID=US7960795B2