High wireability microvia substrate
The escape of signals from a semiconductor chip to a printed wiring board in a flip chip/ball grid array assembly is improved by repositioning the signals from the chip through the upper signal layers of the carrier. This involves fanning out the circuit lines through the chip carrier from the top s...
Saved in:
Main Author | |
---|---|
Format | Patent |
Language | English |
Published |
09.10.2007
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | The escape of signals from a semiconductor chip to a printed wiring board in a flip chip/ball grid array assembly is improved by repositioning the signals from the chip through the upper signal layers of the carrier. This involves fanning out the circuit lines through the chip carrier from the top surface that communicates with the chip through the core to the bottom surface where signals exit the carrier to the printed wiring board, which is achieved by making better utilization of the surface area of the signal planes between the core and the chip. The signals are fanned out on each of the top signal planes so that many more of the signals are transmitted through the vias in the core to the bottom signal planes where they can escape outside of the footprint area of the chip, thereby increasing the density of circuits escaping the footprint area. |
---|---|
AbstractList | The escape of signals from a semiconductor chip to a printed wiring board in a flip chip/ball grid array assembly is improved by repositioning the signals from the chip through the upper signal layers of the carrier. This involves fanning out the circuit lines through the chip carrier from the top surface that communicates with the chip through the core to the bottom surface where signals exit the carrier to the printed wiring board, which is achieved by making better utilization of the surface area of the signal planes between the core and the chip. The signals are fanned out on each of the top signal planes so that many more of the signals are transmitted through the vias in the core to the bottom signal planes where they can escape outside of the footprint area of the chip, thereby increasing the density of circuits escaping the footprint area. |
Author | MEMIS IRVING |
Author_xml | – fullname: MEMIS IRVING |
BookMark | eNrjYmDJy89L5WRQ9shMz1AozyxKTUzKzMksqVTIzUwuyi_LTFQoLk0qLilKLEnlYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxocHmRuaW5pYWTkbGRCgBAJ-jKHg |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
ExternalDocumentID | US7279798B2 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US7279798B23 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 13:11:07 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US7279798B23 |
Notes | Application Number: US20050233572 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20071009&DB=EPODOC&CC=US&NR=7279798B2 |
ParticipantIDs | epo_espacenet_US7279798B2 |
PublicationCentury | 2000 |
PublicationDate | 20071009 |
PublicationDateYYYYMMDD | 2007-10-09 |
PublicationDate_xml | – month: 10 year: 2007 text: 20071009 day: 09 |
PublicationDecade | 2000 |
PublicationYear | 2007 |
RelatedCompanies | INTERNATIONAL BUSINESS MACHINES CORPORATION |
RelatedCompanies_xml | – name: INTERNATIONAL BUSINESS MACHINES CORPORATION |
Score | 2.6897335 |
Snippet | The escape of signals from a semiconductor chip to a printed wiring board in a flip chip/ball grid array assembly is improved by repositioning the signals from... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR ELECTRICITY MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS PRINTED CIRCUITS SEMICONDUCTOR DEVICES |
Title | High wireability microvia substrate |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20071009&DB=EPODOC&locale=&CC=US&NR=7279798B2 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5KFfWmVbG-WFByC5p39hCEvChCH9hGeivJZhdyaC0mKv57Z9emetHbsguzL-a1M_MtwC0XuS2om-umw2x0UPAu_Jxx3eeipGifeq4ja4eHI3eQ2Y9zZ96Bqq2FUTihHwocETmKIb83Sl6vfx6xYpVbWd8VFXa9PKSzINZa71hi1VAtDoNkMo7HkRZFQTbVRk8BqmnqUT9Eab2DVrQns7-S51AWpax_a5T0EHYnSGzVHEGHr3qwH7Ufr_Vgb7iJd2Nzw3r1MdzIjAwikYW_kbU_yVLm0r1XOamR-RXI7AmQNJlFAx1nW2x3tsim23VZp9BFh5-fARH3vm2h38PNgtmsoEXJDIPmplVahiGE1Yf-n2TO_xm7gAP1MinD3_QSus3rG79CldoU1-owvgB-THvW |
link.rule.ids | 230,309,783,888,25578,76884 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5KFetNq2J9BpTcgubZ7CEIeRG1SYtNpLeQxwZ6aC0mKv57Z9emetHbsguzL-a1M_MtwDWtMq0iRiYpeqGhg4J3YWYFlUxalQTt06Ghs9rhMDKCRHuY6bMOzNtaGI4T-sHBEZGjCuT3hsvr1c8jlstzK-ubfI5dL3d-bLli6x0zrBoiurblTcbu2BEdx0qmYvRkoZomQ2LaKK230MI2Gcy-92yzopTVb43i78H2BIktm33o0GUfek778VofdsJ1vBuba9arD-CKZWQIDFn4G1n7U1iwXLr3eSbUyPwcZPYQBN-LnUDC2dLNztJkulmXegRddPjpMQjVramp6PdQJS-0Iid5WcgyyRS1VGW5qtQBDP4kc_LP2CX0gjgcpaP76PEUdvkrJQuFkzPoNq9v9BzVa5Nf8IP5AnQufsY |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=High+wireability+microvia+substrate&rft.inventor=MEMIS+IRVING&rft.date=2007-10-09&rft.externalDBID=B2&rft.externalDocID=US7279798B2 |