Stackable layers containing encapsulated integrated circuit chips with one or more overlying interconnect layers
A pre-formed integrated circuit chip is encapsulated into an electronic package, by forming an interconnect assembly separately from the pre-formed integrated circuit chip. If the interconnect assembly tests good it is bonded to the prepared integrated circuit chip. The interconnect assembly is flip...
Saved in:
Main Authors | , |
---|---|
Format | Patent |
Language | English |
Published |
31.08.2004
|
Edition | 7 |
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | A pre-formed integrated circuit chip is encapsulated into an electronic package, by forming an interconnect assembly separately from the pre-formed integrated circuit chip. If the interconnect assembly tests good it is bonded to the prepared integrated circuit chip. The interconnect assembly is flip bonded to the chip. The interconnect assembly and chip are passivated or potted into an integral structure to provide the electronic package. At least one test pad is defined in an interconnect layer, which test pad can be accessed and electrically connected on opposing sides of the test pad. The chip is underfilled with an insulating material to remove all voids between the chip and the interconnect assembly. The integrated circuit chip is then thinned. The test pad is accessed to test the chip. A plurality of interconnect assemblies and chips are bonded together to form a corresponding plurality of electronic packages. |
---|---|
AbstractList | A pre-formed integrated circuit chip is encapsulated into an electronic package, by forming an interconnect assembly separately from the pre-formed integrated circuit chip. If the interconnect assembly tests good it is bonded to the prepared integrated circuit chip. The interconnect assembly is flip bonded to the chip. The interconnect assembly and chip are passivated or potted into an integral structure to provide the electronic package. At least one test pad is defined in an interconnect layer, which test pad can be accessed and electrically connected on opposing sides of the test pad. The chip is underfilled with an insulating material to remove all voids between the chip and the interconnect assembly. The integrated circuit chip is then thinned. The test pad is accessed to test the chip. A plurality of interconnect assemblies and chips are bonded together to form a corresponding plurality of electronic packages. |
Author | YAMAGUCHI JAMES SATSUO PEPE ANGEL ANTONIO |
Author_xml | – fullname: PEPE ANGEL ANTONIO – fullname: YAMAGUCHI JAMES SATSUO |
BookMark | eNqNzDsOwjAQBFAXUPC7w16ABgKhBoHoA3W0LEtiYdaWvQHl9iQoB6CaKWbe1IzEC09MKBTpiTfH4LDlmIC8KFqxUgELYUiNQ-U7WFGu4q-SjdRYBaptSPCxWkOHgY_w8rHLN0fX9kD_iR0oTDr4czN-oEu8GHJm4HS8HM5LDr7kFJBYWMtrsc132SbL96v1H5Mv1tJGFA |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
Edition | 7 |
ExternalDocumentID | US6784547B2 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US6784547B23 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 14:00:27 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US6784547B23 |
Notes | Application Number: US20020302680 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040831&DB=EPODOC&CC=US&NR=6784547B2 |
ParticipantIDs | epo_espacenet_US6784547B2 |
PublicationCentury | 2000 |
PublicationDate | 20040831 |
PublicationDateYYYYMMDD | 2004-08-31 |
PublicationDate_xml | – month: 08 year: 2004 text: 20040831 day: 31 |
PublicationDecade | 2000 |
PublicationYear | 2004 |
RelatedCompanies | IRVINE SENSORS CORPORATION |
RelatedCompanies_xml | – name: IRVINE SENSORS CORPORATION |
Score | 2.599213 |
Snippet | A pre-formed integrated circuit chip is encapsulated into an electronic package, by forming an interconnect assembly separately from the pre-formed integrated... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
Title | Stackable layers containing encapsulated integrated circuit chips with one or more overlying interconnect layers |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040831&DB=EPODOC&locale=&CC=US&NR=6784547B2 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT4NAEJ401ag3rRrrK3Mw3IhUqJQDMQFKGpM-YlvTW7MsEIkNEErj33eG0upFb2SBybLJNy--mQF4MAlgZGU7qh6YT6phhUK1OOYxhRVZMqSATHC-Yzh6HsyN10V30YBkVwtT9Qn9qpojEqIk4b2s9HX-k8TyKm7l-jFIaCl78We2p-yiY4MHZymeY_cnY2_sKq5rz6fK6M0mncytqxzS1gfkRZvM_uq_O1yUkv-2KP4pHE5IWFqeQSNKW3Ds7gavteBoWP_vpssaeutzyMktlJ9c6IQrwX4yMst8O98B6RlB4e6KRIa47wARokwKuUlKlB9JvkbOuWKWRpgVyPxaZPrmiuucqncKyaQXWdbyLwD9_swdqLT15f6YlvPp_iP1S2imJO8KUBeWJsJAap2gZ8RxLHqR0SPDKEzCm-hqbWj_Keb6n3s3cLIlsXB69RaaZbGJ7sg-l8F9dbLfL4KY-w |
link.rule.ids | 230,309,783,888,25578,76884 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT4NAEJ401VhvWjXW5xwMNyK1VOBATAptqvYVW0xvzbJAJDaUUBr_vjP0oRe9kQUmyybfvPhmBuDOIICRla2rDd94UHUrEKrFMY8hrNCSAQVkgvMd_cFj19Nfps1pCeJtLUzRJ_SraI5IiJKE97zQ1-lPEsstuJXLez-mpcVTZ2K7yjY61nlwluK27PZo6A4dxXFsb6wM3mzSydy6qkXaeo88bJPb7LffW1yUkv62KJ0j2B-RsCQ_hlKYVKHibAevVeGgv_nfTZcb6C1PICW3UH5yoRPOBfvJyCzz9XwHpGcEhbtzEhngrgNEgDLO5CrOUX7E6RI554qLJMRFhsyvRaZvzrnOqXgnk0x6kflG_ilgpz1xuiptfbY7ppk33n1k4wzKCck7B2wISxOBL7W6b-pRFAkz1E0yjMIgvImmVoPan2Iu_rl3C5XupN-b9Z4Hr5dwuCa0cKr1Csp5tgqvyVbn_k1xyt-FCZvr |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Stackable+layers+containing+encapsulated+integrated+circuit+chips+with+one+or+more+overlying+interconnect+layers&rft.inventor=PEPE+ANGEL+ANTONIO&rft.inventor=YAMAGUCHI+JAMES+SATSUO&rft.date=2004-08-31&rft.externalDBID=B2&rft.externalDocID=US6784547B2 |