Integrated level two cache and controller with multiple ports, L1 bypass and concurrent accessing

A memory system wherein data retrieval is simultaneously initiated in both and L2 cache and main memory, which allows memory latency associated with arbitration, memory DRAM address translation, and the like to be minimized in the event that the data sought by the processor is not in the L2 cache (m...

Full description

Saved in:
Bibliographic Details
Main Authors SHIPPY DAVID JAMES, SHULER DAVID BENJAMIN
Format Patent
LanguageEnglish
Published 01.05.2001
Edition7
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:A memory system wherein data retrieval is simultaneously initiated in both and L2 cache and main memory, which allows memory latency associated with arbitration, memory DRAM address translation, and the like to be minimized in the event that the data sought by the processor is not in the L2 cache (miss). The invention allows for any memory access to be interrupted in the storage control unit prior to any memory signals being activated. The L2 and memory access controls are in a single component, i.e. the storage control unit (SCU). Both the L2 and the memory have a unique port into the CPU which allows data to be directly transferred. This eliminates the overhead associated with storing the data in an intermediate device, such as a cache or memory controller.
Bibliography:Application Number: US19940245786