Semiconductor memory device

A semiconductor memory device is provided which ensures the symmetry of memory data transmission time and a high-speed operation and has large write/read operation margin with no need of increasing the chip area. By placing a horizontally long peripheral circuit section in the middle in the vertical...

Full description

Saved in:
Bibliographic Details
Main Authors HISADA TOSHIKI, KUSHIYAMA NATSUKI, HARA TAKAHIKO, KOYANAGI MASARU, NAKAGAWA KAORU, MATSUDERA KATSUKI, YONEYA KAZUHIDE
Format Patent
LanguageEnglish
Published 06.03.2001
Edition7
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A semiconductor memory device is provided which ensures the symmetry of memory data transmission time and a high-speed operation and has large write/read operation margin with no need of increasing the chip area. By placing a horizontally long peripheral circuit section in the middle in the vertical direction of a semiconductor chip, placing a vertically long shift register section above and below and perpendicularly to the peripheral circuit section, and making the memory core and shift register arrangement symmetrical in the horizontal direction, the data/signal lines between the memory core and the shift register section can be made short and the symmetry of the interconnections can be maintained, which allows the implementation of a high-speed and large-margin semiconductor memory device. In addition, a faster semiconductor memory can be obtained by forming the shift register section by stacking shift registers each corresponding to a data block and selecting the order in which the shift registers are stacked so that the length of interconnections between the peripheral circuit and the shift register is minimized.
AbstractList A semiconductor memory device is provided which ensures the symmetry of memory data transmission time and a high-speed operation and has large write/read operation margin with no need of increasing the chip area. By placing a horizontally long peripheral circuit section in the middle in the vertical direction of a semiconductor chip, placing a vertically long shift register section above and below and perpendicularly to the peripheral circuit section, and making the memory core and shift register arrangement symmetrical in the horizontal direction, the data/signal lines between the memory core and the shift register section can be made short and the symmetry of the interconnections can be maintained, which allows the implementation of a high-speed and large-margin semiconductor memory device. In addition, a faster semiconductor memory can be obtained by forming the shift register section by stacking shift registers each corresponding to a data block and selecting the order in which the shift registers are stacked so that the length of interconnections between the peripheral circuit and the shift register is minimized.
Author NAKAGAWA KAORU
HARA TAKAHIKO
YONEYA KAZUHIDE
KOYANAGI MASARU
KUSHIYAMA NATSUKI
MATSUDERA KATSUKI
HISADA TOSHIKI
Author_xml – fullname: HISADA TOSHIKI
– fullname: KUSHIYAMA NATSUKI
– fullname: HARA TAKAHIKO
– fullname: KOYANAGI MASARU
– fullname: NAKAGAWA KAORU
– fullname: MATSUDERA KATSUKI
– fullname: YONEYA KAZUHIDE
BookMark eNrjYmDJy89L5WSQDk7NzUzOz0spTS7JL1LITc3NL6pUSEkty0xO5WFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8aHBZoaWFmYmlk6GxkQoAQAm_CVO
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
Edition 7
ExternalDocumentID US6198649B1
GroupedDBID EVB
ID FETCH-epo_espacenet_US6198649B13
IEDL.DBID EVB
IngestDate Fri Aug 09 05:01:11 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US6198649B13
Notes Application Number: US19990460641
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010306&DB=EPODOC&CC=US&NR=6198649B1
ParticipantIDs epo_espacenet_US6198649B1
PublicationCentury 2000
PublicationDate 20010306
PublicationDateYYYYMMDD 2001-03-06
PublicationDate_xml – month: 03
  year: 2001
  text: 20010306
  day: 06
PublicationDecade 2000
PublicationYear 2001
RelatedCompanies KABUSHIKI KAISHA TOSHIBA
RelatedCompanies_xml – name: KABUSHIKI KAISHA TOSHIBA
Score 2.5343273
Snippet A semiconductor memory device is provided which ensures the symmetry of memory data transmission time and a high-speed operation and has large write/read...
SourceID epo
SourceType Open Access Repository
SubjectTerms ELECTRICITY
INFORMATION STORAGE
PHYSICS
STATIC STORES
Title Semiconductor memory device
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010306&DB=EPODOC&locale=&CC=US&NR=6198649B1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQsTROTDZJNUvUNQe2l0EdFENdi2QDC92UNGPjFEMLc3NL8G0Nvn5mHqEmXhGmEUwMmbC9MOBzQsvBhyMCc1QyML-XgMvrAsQglgt4bWWxflImUCjf3i3E1kUN1jsGXZplpubiZOsa4O_i76zm7GwbGqzmF2QL7CdYmJlYOgE7SqygVjTomH3XMCfQppQC5BrFTZCBLQBoWF6JEANTap4wA6cz7OI1YQYOX-h8tzADO3iBZnIxUBCaCYtFGKSDQQva8_NAJ7XmFynkgtbKViqkpILyvCiDgptriLOHLtC-eLjf4kOD4S4zFmNgAXb5UyUYFFLSjCxN05KBTTlg-yDVMs0SWHGnWqYYA_OLoXFiorkkgyROY6TwyEkzcMHXUJnJMLCUFJWmygIr1ZIkOXBwAAAGQHoa
link.rule.ids 230,309,786,891,25594,76906
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT4NAEJ409VFviprW-uBguBGtUGAPxAQoQS20ETC9NRSWpAehKRjjv3d2U9CLXneTfSXfzny738wA3BIlSVWqJbKO_jIjKCPZSO8NOcsVJRsZuk54tQY_0LxYfV6MFx1YN7EwPE_oJ0-OiIhKEe81v683P49YDtdWVnerNTaVj25kOlLDjlnRLE1yLHMynzkzW7JtMw6l4NVEnmBoKrGQKO3pLDkv85zeLBaUsvltUdxj2J_jYEV9Ah1aCNCzm8JrAhz6u_9uAQ64QDOtsHEHwuoUhiETtJcFy9RabsV3ppX9EjPKMH8GojuJbE_G-Zbt3pZx2K5MOYcuUn7aBzHLH8g4T9GVQ_-Akpyg4aYkUxAvIyVJ9AEM_hzm4p--G-h5kT9dTp-ClyEctXoq7RK69faDXqGBrVfX_Gi-AeQ1fQc
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Semiconductor+memory+device&rft.inventor=HISADA+TOSHIKI&rft.inventor=KUSHIYAMA+NATSUKI&rft.inventor=HARA+TAKAHIKO&rft.inventor=KOYANAGI+MASARU&rft.inventor=NAKAGAWA+KAORU&rft.inventor=MATSUDERA+KATSUKI&rft.inventor=YONEYA+KAZUHIDE&rft.date=2001-03-06&rft.externalDBID=B1&rft.externalDocID=US6198649B1