SEMICONDUCTOR STRUCTURE FORMING A PLURALITY OF TRANSISTORS
A semiconductor structure forming a plurality of transistors is disclosed. The semiconductor structure comprising: a source layer; a plurality of vertical nanowires erecting from the source layer; a first spacer layer arranged on the source layer and around each of the plurality of vertical nanowire...
Saved in:
Main Authors | , , , , , |
---|---|
Format | Patent |
Language | English |
Published |
04.07.2024
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | A semiconductor structure forming a plurality of transistors is disclosed. The semiconductor structure comprising: a source layer; a plurality of vertical nanowires erecting from the source layer; a first spacer layer arranged on the source layer and around each of the plurality of vertical nanowires; a gate layer arranged on the first spacer layer and around each of the plurality of vertical nanowires; a second spacer layer arranged on the gate layer and around each of the plurality of vertical nanowires; and a drain layer arranged on the second spacer layer and in contact with each of the plurality of vertical nanowires; wherein the gate layer comprises a first gate and a second gate each comprising a plurality of gate fingers, wherein the first gate comprises a first interconnecting gate portion interconnecting the gate fingers of the first gate, wherein the second gate comprises a second interconnecting gate portion interconnecting the gate fingers of the second gate, wherein the plurality of gate fingers of the first gate is interleaved with the plurality of gate fingers of the second gate, wherein the first gate is a gate of a first transistor and the second gate is a gate of a second transistor. |
---|---|
AbstractList | A semiconductor structure forming a plurality of transistors is disclosed. The semiconductor structure comprising: a source layer; a plurality of vertical nanowires erecting from the source layer; a first spacer layer arranged on the source layer and around each of the plurality of vertical nanowires; a gate layer arranged on the first spacer layer and around each of the plurality of vertical nanowires; a second spacer layer arranged on the gate layer and around each of the plurality of vertical nanowires; and a drain layer arranged on the second spacer layer and in contact with each of the plurality of vertical nanowires; wherein the gate layer comprises a first gate and a second gate each comprising a plurality of gate fingers, wherein the first gate comprises a first interconnecting gate portion interconnecting the gate fingers of the first gate, wherein the second gate comprises a second interconnecting gate portion interconnecting the gate fingers of the second gate, wherein the plurality of gate fingers of the first gate is interleaved with the plurality of gate fingers of the second gate, wherein the first gate is a gate of a first transistor and the second gate is a gate of a second transistor. |
Author | Tired, Tobias Olson, Simon Andric, Stefan Jönsson, Adam Tilly, Lars Wernersson, Lars-Erik |
Author_xml | – fullname: Andric, Stefan – fullname: Olson, Simon – fullname: Wernersson, Lars-Erik – fullname: Tilly, Lars – fullname: Tired, Tobias – fullname: Jönsson, Adam |
BookMark | eNrjYmDJy89L5WSwCnb19XT293MJdQ7xD1IIDgkCMkKDXBXc_IN8Pf3cFRwVAnxCgxx9PEMiFfzdFEKCHP2CPYOBaoN5GFjTEnOKU3mhNDeDsptriLOHbmpBfnxqcUFicmpeakl8aLCRgZGJkZGRsbmRo6ExcaoAuFUsUQ |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
ExternalDocumentID | US2024222372A1 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US2024222372A13 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 12:45:01 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US2024222372A13 |
Notes | Application Number: US202218558651 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240704&DB=EPODOC&CC=US&NR=2024222372A1 |
ParticipantIDs | epo_espacenet_US2024222372A1 |
PublicationCentury | 2000 |
PublicationDate | 20240704 |
PublicationDateYYYYMMDD | 2024-07-04 |
PublicationDate_xml | – month: 07 year: 2024 text: 20240704 day: 04 |
PublicationDecade | 2020 |
PublicationYear | 2024 |
RelatedCompanies | C2Amps AB |
RelatedCompanies_xml | – name: C2Amps AB |
Score | 3.5492706 |
Snippet | A semiconductor structure forming a plurality of transistors is disclosed. The semiconductor structure comprising: a source layer; a plurality of vertical... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
Title | SEMICONDUCTOR STRUCTURE FORMING A PLURALITY OF TRANSISTORS |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240704&DB=EPODOC&locale=&CC=US&NR=2024222372A1 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1bS8MwFD6MKeqbTsXLlIDSt6L2tk0o0vXiJvZCk8p8GmnXgSDdcBX_vieh0z3tLckJIRdOvnxJzjkAtzmiugByETWAq4Zpos5pWqH2TEPnfMbLQhMGzmFkjTLjZWJOWvC5toWRfkJ_pHNE1KgC9b2W-_Xy_xLLk38rV3f5BxYtngJme0rDjgU9wUX3hrafxF7sKq5rZ1SJUikTUNjTHORKO-IgLTzt-29DYZey3ASV4BB2E2yvqo-gVVYd2HfXsdc6sBc2T96YbLRvdQyPVExaHHmZy-KUUJZiIkt9gkwuHEfPxCHJayZiILN3EgeEpU5ExxTr0hO4CXzmjlTsxPRvzNOMbvZYP4V2tajKMyCmPtDniLL5w9wy-tYgvzc5MkokyH0NT3P8HLrbWrrYLr6EA5GV_1GNLrTrr-_yClG3zq_lZP0C2Kt_DQ |
link.rule.ids | 230,309,786,891,25594,76906 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFOebTsWPqQGlb0Ptx7oJRbp2ddV-0aSyPY22diBIN1zFf99L6HRPewu5EJILl19-Se4O4DZDVOdAzrMGpF1V09DmZDnv6pqqpOl7WuQyd3D2g944UV8m2qQBn2tfGBEn9EcER0SLytHeK7FfL_8vsWzxt3J1l31g1eLJYYYt1eyY0xNcdHtojKLQDi3JsoyESkEsZBwKddlErrSj8_i8_PD0NuR-KctNUHEOYDfC_srqEBpF2YaWtc691oY9v37yxmJtfasjeKRcaWFgJxYLY0JZjIUkHhFkcr4bPBOTRF7CcyCzKQkdwmIzoC7FtvQYbpwRs8ZdHMTsb86zhG6OWDmBZrkoi1MgmjJQ5oiy2cO8p_Z7g-xeS5FRIkHuy3iaS8-gs62n8-3ia2iNme_NPDd4vYB9LhJ_U9UONKuv7-ISEbjKroTifgHyGYH6 |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=SEMICONDUCTOR+STRUCTURE+FORMING+A+PLURALITY+OF+TRANSISTORS&rft.inventor=Andric%2C+Stefan&rft.inventor=Olson%2C+Simon&rft.inventor=Wernersson%2C+Lars-Erik&rft.inventor=Tilly%2C+Lars&rft.inventor=Tired%2C+Tobias&rft.inventor=J%C3%B6nsson%2C+Adam&rft.date=2024-07-04&rft.externalDBID=A1&rft.externalDocID=US2024222372A1 |