HYBRID PARALLEL PROGRAMMING OF SINGLE-LEVEL CELL MEMORY
A memory device includes a page buffer with a cache register and data registers, a memory array with a set of sub-blocks of memory cells configured as single-level cell (SLC) memory, and control logic. The control logic performs operations including: causing a first page of SLC data to be stored in...
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | English |
Published |
26.01.2023
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | A memory device includes a page buffer with a cache register and data registers, a memory array with a set of sub-blocks of memory cells configured as single-level cell (SLC) memory, and control logic. The control logic performs operations including: causing a first page of SLC data to be stored in the cache register; causing the first page of the SLC data to be moved from the cache register to a first data register; causing a subsequent page of the SLC data to be stored in the cache register; causing the SLC data stored in the cache register and in the data registers to be concurrently programmed to the set of sub-blocks, where the first page is programmed to a first sub-block and the subsequent page is programmed to a subsequent sub-block; and causing a subset of the operations for programming the set of sub-blocks to be performed in parallel. |
---|---|
AbstractList | A memory device includes a page buffer with a cache register and data registers, a memory array with a set of sub-blocks of memory cells configured as single-level cell (SLC) memory, and control logic. The control logic performs operations including: causing a first page of SLC data to be stored in the cache register; causing the first page of the SLC data to be moved from the cache register to a first data register; causing a subsequent page of the SLC data to be stored in the cache register; causing the SLC data stored in the cache register and in the data registers to be concurrently programmed to the set of sub-blocks, where the first page is programmed to a first sub-block and the subsequent page is programmed to a subsequent sub-block; and causing a subset of the operations for programming the set of sub-blocks to be performed in parallel. |
Author | Moschiano, Violante Di Francesco, Walter Siciliani, Umberto |
Author_xml | – fullname: Moschiano, Violante – fullname: Siciliani, Umberto – fullname: Di Francesco, Walter |
BookMark | eNrjYmDJy89L5WQw94h0CvJ0UQhwDHL08XH1UQgI8ncPcvT19fRzV_B3UwgG0j6uuj6uYUA5Z1cfHwVfV1__oEgeBta0xJziVF4ozc2g7OYa4uyhm1qQH59aXJCYnJqXWhIfGmxkYGRsYGRuYWTgaGhMnCoA4ugqyw |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences Physics |
ExternalDocumentID | US2023027820A1 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US2023027820A13 |
IEDL.DBID | EVB |
IngestDate | Fri Aug 30 05:42:38 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US2023027820A13 |
Notes | Application Number: US202217585165 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230126&DB=EPODOC&CC=US&NR=2023027820A1 |
ParticipantIDs | epo_espacenet_US2023027820A1 |
PublicationCentury | 2000 |
PublicationDate | 20230126 |
PublicationDateYYYYMMDD | 2023-01-26 |
PublicationDate_xml | – month: 01 year: 2023 text: 20230126 day: 26 |
PublicationDecade | 2020 |
PublicationYear | 2023 |
RelatedCompanies | Micron Technology, Inc |
RelatedCompanies_xml | – name: Micron Technology, Inc |
Score | 3.4446137 |
Snippet | A memory device includes a page buffer with a cache register and data registers, a memory array with a set of sub-blocks of memory cells configured as... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING INFORMATION STORAGE PHYSICS STATIC STORES |
Title | HYBRID PARALLEL PROGRAMMING OF SINGLE-LEVEL CELL MEMORY |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230126&DB=EPODOC&locale=&CC=US&NR=2023027820A1 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1bS8MwFD6MeX3TqniZElD6VuzW9bKHIV2brkp6oV1lexpd7UCQbriKf9-TuOme9hRyDoQk5MvJuQbgwTKtsmcZpaLqeIK7VrtUrHxuKnmRG-obr1k0F1G-oeFn3ZexPm7AxyYXRtQJ_RbFERFRBeK9Fvf18t-I5YrYytXj7B1Jiydv1HfltXaM7-l2x5DdQZ_GkRs5suP0s1QOk19ehxeHs1FX2sOHtMnxQF8HPC9luS1UvBPYj3G8qj6FRllJcORs_l6T4DBYu7wlOBAxmsUKiWscrs7A9Cc8KobEdmIzRhmJk2iY2EHwHA5J5JEUW0YVxn_YJA5ljAQ0iJLJOdx7dOT4Cs5l-rf0aZZuT1y7gGa1qMpLILrOU0C5NjXTumrRy1GNMVHYaj3uqSu0K2jtGul6N_sGjnmXmxo6Rgua9edXeYvCt57diT37ASY8f_s |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR3LTsJAcELwgTdFjQ_UTTS9NQKlDw7ElHZL0e0jpTVwIqWWxMQUIjX-vrMrKCdOm8wkk9nNzs5j5wHwYOhG3jW0XG6qeIM7RiuXjXSuy2mWas033rNoLrJ8fc1NOs9jdVyBj00tjOgT-i2aI6JEZSjvpXivl_9BLFvkVq4eZ-8IWjw5cc-W1t4x2tOttibZ_R4NAzuwJMvqJSPJj35xbd4czkRfaQ-NbJ3LA33t87qU5bZScY5hP0R6RXkClbyoQ83azF6rw6G3_vKuw4HI0cxWCFzL4eoUdHfCs2JIaEYmY5SRMAoGkel5Q39AAoeMcGVUZnzCJrEoY8SjXhBNzuDeobHlysjL9G_r02S0zbhyDtViUeQXQFSVl4Byb2qmdJpZN0U3Rkdlq3T5T12mXEJjF6Wr3eg7qLmxx6Zs6L9cwxFH8bBDW2tAtfz8ym9QEZezW3F-P1K8gu4 |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=HYBRID+PARALLEL+PROGRAMMING+OF+SINGLE-LEVEL+CELL+MEMORY&rft.inventor=Moschiano%2C+Violante&rft.inventor=Siciliani%2C+Umberto&rft.inventor=Di+Francesco%2C+Walter&rft.date=2023-01-26&rft.externalDBID=A1&rft.externalDocID=US2023027820A1 |