Circuits and Methods for a Cascade Phase Locked Loop
Systems and methods are provided for a cascade phase locked loop. A first phase locked loop receives a reference clock signal having a first frequency and generates a high frequency clock signal that is phase aligned with the reference clock signal. A first divider divides the high frequency clock s...
Saved in:
Main Authors | , |
---|---|
Format | Patent |
Language | English |
Published |
19.01.2023
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | Systems and methods are provided for a cascade phase locked loop. A first phase locked loop receives a reference clock signal having a first frequency and generates a high frequency clock signal that is phase aligned with the reference clock signal. A first divider divides the high frequency clock signal to generate a middle frequency clock signal, and a second divider divides the middle frequency clock signal to generate a low frequency reference clock signal. A second phase locked loop receives the low frequency reference clock signal and generates an output signal, compares the output signal to the low frequency reference clock signal to generate a frequency increasing (UP) signal that indicates a phase difference between the output signal and the low frequency reference clock signal. A delay locked loop receives the middle frequency clock signal and the frequency increasing (UP) signal and delays the middle frequency clock signal based on the frequency increasing (UP) signal to generate the realignment clock signal. The second phase lock loop receives the realignment clock signal and adjusts the phase difference between the output signal and the low frequency reference clock signal based on the realignment clock signal. |
---|---|
AbstractList | Systems and methods are provided for a cascade phase locked loop. A first phase locked loop receives a reference clock signal having a first frequency and generates a high frequency clock signal that is phase aligned with the reference clock signal. A first divider divides the high frequency clock signal to generate a middle frequency clock signal, and a second divider divides the middle frequency clock signal to generate a low frequency reference clock signal. A second phase locked loop receives the low frequency reference clock signal and generates an output signal, compares the output signal to the low frequency reference clock signal to generate a frequency increasing (UP) signal that indicates a phase difference between the output signal and the low frequency reference clock signal. A delay locked loop receives the middle frequency clock signal and the frequency increasing (UP) signal and delays the middle frequency clock signal based on the frequency increasing (UP) signal to generate the realignment clock signal. The second phase lock loop receives the realignment clock signal and adjusts the phase difference between the output signal and the low frequency reference clock signal based on the realignment clock signal. |
Author | Sheen, Ruey-Bin Tsai, Tsung-Hsien |
Author_xml | – fullname: Sheen, Ruey-Bin – fullname: Tsai, Tsung-Hsien |
BookMark | eNrjYmDJy89L5WQwcc4sSi7NLClWSMxLUfBNLcnITylWSMsvUkhUcE4sTk5MSVUIyEgsTlXwyU_OTk0BUvkFPAysaYk5xam8UJqbQdnNNcTZQze1ID8-tbggMTk1L7UkPjTYyMDI2MDQ2MzAwNHQmDhVAF3BLiU |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
ExternalDocumentID | US2023013600A1 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US2023013600A13 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 14:19:59 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US2023013600A13 |
Notes | Application Number: US202217572703 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230119&DB=EPODOC&CC=US&NR=2023013600A1 |
ParticipantIDs | epo_espacenet_US2023013600A1 |
PublicationCentury | 2000 |
PublicationDate | 20230119 |
PublicationDateYYYYMMDD | 2023-01-19 |
PublicationDate_xml | – month: 01 year: 2023 text: 20230119 day: 19 |
PublicationDecade | 2020 |
PublicationYear | 2023 |
RelatedCompanies | Taiwan Semiconductor Manufacturing Company, Ltd |
RelatedCompanies_xml | – name: Taiwan Semiconductor Manufacturing Company, Ltd |
Score | 3.4475055 |
Snippet | Systems and methods are provided for a cascade phase locked loop. A first phase locked loop receives a reference clock signal having a first frequency and... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES BASIC ELECTRONIC CIRCUITRY ELECTRICITY |
Title | Circuits and Methods for a Cascade Phase Locked Loop |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230119&DB=EPODOC&locale=&CC=US&NR=2023013600A1 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dS8MwED_GFPVNp-LHlIDSt2Jts659GOLSjiF2K26VvY0mTXEgbVk7_Pe9lE73tKd8Qb7I5Xd3ucsBPAphIcpxrjs8MXTa66e6o5xzRCJsm6cxdWIlKAYTexzRt0Vv0YLvrS9M_U_oT_05IlKUQHqv6vu6-FdiebVtZfnEV1iVv4zmA09rpGNTHVdX84YDP5x6U6YxNohm2uSjabMQ3l9RVjpARrqv6MH_HCq_lGIXVEancBhif1l1Bi2ZdeCYbWOvdeAoaJ68MdtQX3kOlK3WYrOqSoLiPwnq2M8lQa6TxITFpbJ0J-EXwhJ5x1tOJpjkxQU8jPw5G-s4_PJvtctotjtX6xLaWZ7JKyAytt1-YnBDcodyK43thApqJpbJbSG5cQ3dfT3d7G--hRNVVNqFZ7cL7Wq9kXeItxW_r7fpF6oKgw4 |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8QNOKbokYUtYlmb4uTlW08LEY6yNQNiIDhjaxdiSRmLGzEf9_rMpQnntr0kutHeve7a3s9gAchTEQ5znWHx4ZO2_ZCd1RwjoiFZfFFRJ1IOYrhwPKn9G3WnlXgexsLU_wT-lN8jogSJVDe80Jfp_-HWF7xtjJ75EtsWj33J66nld5xS23XjuZ13d5o6A2Zxpg7HWuDj5JmIry_oK90gEa2reSh99lVcSnpLqj0T-BwhPyS_BQqMqlDjW1zr9XhKCyvvLFaSl92BpQt12KzzDOC7j8Ji9zPGUGrk0SERZl66U5GXwhLJEAtJ2MsVuk53Pd7E-br2P38b7bz6Xh3rOYFVJNVIi-ByMjq2LHBDckdys1FZMVU0FZstrglJDca0NzH6Wo_-Q5q_iQM5sHr4P0ajhVJnTQ8dZpQzdcbeYPYm_PbYsl-AfrhhgE |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Circuits+and+Methods+for+a+Cascade+Phase+Locked+Loop&rft.inventor=Sheen%2C+Ruey-Bin&rft.inventor=Tsai%2C+Tsung-Hsien&rft.date=2023-01-19&rft.externalDBID=A1&rft.externalDocID=US2023013600A1 |