Memory Arrays And Methods Used In Forming A Memory Array

A method used in forming a memory array comprises forming a substrate comprising a conductor tier comprising upper conductor material, lower metal material, and intervening metal material vertically between the upper conductor material and the lower metal material. The intervening metal material, th...

Full description

Saved in:
Bibliographic Details
Main Authors Carter, Chet E, Howder, Collin
Format Patent
LanguageEnglish
Published 13.05.2021
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A method used in forming a memory array comprises forming a substrate comprising a conductor tier comprising upper conductor material, lower metal material, and intervening metal material vertically between the upper conductor material and the lower metal material. The intervening metal material, the upper conductor material, and the lower metal material are of different compositions relative one another. The intervening metal material has a reduction potential that is less than 0.7V away from the reduction potential of the upper conductor material. A stack comprising vertically-alternating insulative tiers and conductive tiers is formed above the conductor tier. Channel material is formed through the insulative tiers and the conductive tiers. Horizontally-elongated trenches are formed through the stack to the conductor tier. Elevationally-extending strings of memory cells are formed in the stack. Individual of the memory cells comprise the channel material, a gate region that is part of a conductive line in individual of the conductive tiers, and a memory structure laterally between the gate region and the channel material in the individual conductive tiers. Other methods and structure independent of method are disclosed.
AbstractList A method used in forming a memory array comprises forming a substrate comprising a conductor tier comprising upper conductor material, lower metal material, and intervening metal material vertically between the upper conductor material and the lower metal material. The intervening metal material, the upper conductor material, and the lower metal material are of different compositions relative one another. The intervening metal material has a reduction potential that is less than 0.7V away from the reduction potential of the upper conductor material. A stack comprising vertically-alternating insulative tiers and conductive tiers is formed above the conductor tier. Channel material is formed through the insulative tiers and the conductive tiers. Horizontally-elongated trenches are formed through the stack to the conductor tier. Elevationally-extending strings of memory cells are formed in the stack. Individual of the memory cells comprise the channel material, a gate region that is part of a conductive line in individual of the conductive tiers, and a memory structure laterally between the gate region and the channel material in the individual conductive tiers. Other methods and structure independent of method are disclosed.
Author Carter, Chet E
Howder, Collin
Author_xml – fullname: Carter, Chet E
– fullname: Howder, Collin
BookMark eNrjYmDJy89L5WSw8E3NzS-qVHAsKkqsLFZwzEtR8E0tychPKVYILU5NUfDMU3DLL8rNzEtXcFRAVsvDwJqWmFOcyguluRmU3VxDnD10Uwvy41OLCxKTU_NSS-JDg40MjAwNTYwNzcwdDY2JUwUAKgcvjA
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
ExternalDocumentID US2021143167A1
GroupedDBID EVB
ID FETCH-epo_espacenet_US2021143167A13
IEDL.DBID EVB
IngestDate Fri Aug 23 06:59:13 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US2021143167A13
Notes Application Number: US202117151344
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210513&DB=EPODOC&CC=US&NR=2021143167A1
ParticipantIDs epo_espacenet_US2021143167A1
PublicationCentury 2000
PublicationDate 20210513
PublicationDateYYYYMMDD 2021-05-13
PublicationDate_xml – month: 05
  year: 2021
  text: 20210513
  day: 13
PublicationDecade 2020
PublicationYear 2021
RelatedCompanies Micron Technology, Inc
RelatedCompanies_xml – name: Micron Technology, Inc
Score 3.332409
Snippet A method used in forming a memory array comprises forming a substrate comprising a conductor tier comprising upper conductor material, lower metal material,...
SourceID epo
SourceType Open Access Repository
SubjectTerms ELECTRICITY
Title Memory Arrays And Methods Used In Forming A Memory Array
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210513&DB=EPODOC&locale=&CC=US&NR=2021143167A1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1bS8MwFD6MKeqbTsXLlIDSt2JL23R9KNL1whS6DbfK3oZJuyFIO9qK7N97Ejrt095yIySBL1--nHMSgEekYANZ2VJtfWWqJuUUMacx1RhojOF53raYEIrxmI4S83VhLTrwtYuFke-E_sjHERFRHPFey_1683-JFUjfyuqJfWJR8RzN3UBp1DHqF0s3lGDohtNJMPEV33eTmTJ-k3W6DPv2UCsd4EHaFngI34ciLmXTJpXoFA6n2F9en0Eny3tw7O_-XuvBUdyYvDHZoK86h0Es3GK3xCvLj21FvDwlsfwAuiJJlaXkJSdRIXxb1sQj7bYX8BCFc3-k4hCWfzNeJrP2eI1L6OZFnl0BQTanqDC0lFNuMtt2rJXBHU6pmTKLO9k19Pf1dLO_-hZORFYYx3WjD926_M7ukHNrdi-X6he8HIIg
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1RS8MwED7GFOebTsXp1IDSt2JLm3Z7KNK1K5uu3XCt7K2YtBNBurFWZP_eS9h0T3sLuRAugS_fXXJ3AXhACjaQlalq63NTNS1uIeY0phodjTG0523KhKMYRtYgMZ9ndFaDr20ujKwT-iOLIyKiOOK9kuf18v8Sy5exleUj-8SuxVMQO76y8Y7Rf6G6ofg9pz8Z-2NP8TwnmSrRq5TpMu3bRV_pAI1sW-Ch_9YTeSnLXVIJTuBwgvMV1SnU8qIJDW_791oTjsLNkzc2N-grz6ATirDYNXFXq_d1SdwiI6H8ALokSZlnZFiQYCFiWz6IS3bHnsN90I-9gYoqpH8rTpPprr7GBdSLRZFfAkE2R82plnGLm8y2u3Ru8C63LDNjlHfzFrT3zXS1X3wHjUEcjtLRMHq5hmMhEg_lutGGerX6zm-Qfyt2K7ftFwIuhRM
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Memory+Arrays+And+Methods+Used+In+Forming+A+Memory+Array&rft.inventor=Carter%2C+Chet+E&rft.inventor=Howder%2C+Collin&rft.date=2021-05-13&rft.externalDBID=A1&rft.externalDocID=US2021143167A1