ACTIVE MATRIX SUBSTRATE AND DISPLAY DEVICE PROVIDED WITH ACTIVE MATRIX SUBSTRATE

Provided is an active matrix substrate (1001) that includes multiple inspection TFTs (10Q) that are arranged in a non-display area (900), and an inspection circuit (200) that includes multiple inspection TFTs (10Q). At least one or more of the multiple inspection TFTs (10Q) are arranged within a sem...

Full description

Saved in:
Bibliographic Details
Main Authors NISHIMURA, Jun, HARA, Yoshihito, CHIKAMA, Yoshimasa, NAKATA, Yukinobu
Format Patent
LanguageEnglish
Published 18.07.2019
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:Provided is an active matrix substrate (1001) that includes multiple inspection TFTs (10Q) that are arranged in a non-display area (900), and an inspection circuit (200) that includes multiple inspection TFTs (10Q). At least one or more of the multiple inspection TFTs (10Q) are arranged within a semiconductor chip mounting area (R) in which a semiconductor chip is mounted. Each of the multiple inspection TFTs (10Q) includes a semiconductor layer, a lower gate electrode (FG) that is positioned on a side of the substrate of the semiconductor layer with a gate insulation layer in between, an upper gate electrode (BG) that is positioned on a side opposite to the side of the substrate of the semiconductor layer with an insulation layer including a first insulation layer in between, and a source electrode and a drain electrode that are connected to the semiconductor layer.
Bibliography:Application Number: US201716329784