METHODS FOR PERFORMING A GATE CUT LAST SCHEME FOR FINFET SEMICONDUCTOR DEVICES
A method includes forming a placeholder gate structure embedded in a dielectric layer. The placeholder gate structure includes a sacrificial material. A first hard mask layer is formed above the dielectric layer. The first hard mask layer and the sacrificial material are the same material. A second...
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | English |
Published |
30.11.2017
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | A method includes forming a placeholder gate structure embedded in a dielectric layer. The placeholder gate structure includes a sacrificial material. A first hard mask layer is formed above the dielectric layer. The first hard mask layer and the sacrificial material are the same material. A second hard mask layer is formed above the first hard mask layer. The second hard mask layer is patterned to define an opening therein exposing a portion of the first hard mask layer and being disposed above a portion of the placeholder gate structure. The exposed portion of the first hard mask layer and the portion of the sacrificial material of the placeholder gate structure disposed below the opening are removed to define a gate cut cavity and divide the placeholder gate structure into first and second segments. A dielectric material is formed in the gate cut cavity. |
---|---|
AbstractList | A method includes forming a placeholder gate structure embedded in a dielectric layer. The placeholder gate structure includes a sacrificial material. A first hard mask layer is formed above the dielectric layer. The first hard mask layer and the sacrificial material are the same material. A second hard mask layer is formed above the first hard mask layer. The second hard mask layer is patterned to define an opening therein exposing a portion of the first hard mask layer and being disposed above a portion of the placeholder gate structure. The exposed portion of the first hard mask layer and the portion of the sacrificial material of the placeholder gate structure disposed below the opening are removed to define a gate cut cavity and divide the placeholder gate structure into first and second segments. A dielectric material is formed in the gate cut cavity. |
Author | Wu Xusheng Dai Xintuo Huang Haigou |
Author_xml | – fullname: Huang Haigou – fullname: Wu Xusheng – fullname: Dai Xintuo |
BookMark | eNqNys0KAiEUQGEXtejvHS60DjKLaCl6HYXUGLXtMIStwhmY3p8keoBWBw7fkszKUPKCOItRexlA-RZu2NZY4xrg0PCIIFKEKw8RgtBo8auUcQrrQWuEdzKJWKfEuxEY1mT-7F9T3vy6Ittqhd7lcejyNPaPXPK7S-Gwp2d2PF0o45T9pz7isjD9 |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
ExternalDocumentID | US2017345913A1 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US2017345913A13 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 16:41:52 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US2017345913A13 |
Notes | Application Number: US201615165294 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171130&DB=EPODOC&CC=US&NR=2017345913A1 |
ParticipantIDs | epo_espacenet_US2017345913A1 |
PublicationCentury | 2000 |
PublicationDate | 20171130 |
PublicationDateYYYYMMDD | 2017-11-30 |
PublicationDate_xml | – month: 11 year: 2017 text: 20171130 day: 30 |
PublicationDecade | 2010 |
PublicationYear | 2017 |
RelatedCompanies | GLOBALFOUNDRIES Inc |
RelatedCompanies_xml | – name: GLOBALFOUNDRIES Inc |
Score | 3.1240687 |
Snippet | A method includes forming a placeholder gate structure embedded in a dielectric layer. The placeholder gate structure includes a sacrificial material. A first... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
Title | METHODS FOR PERFORMING A GATE CUT LAST SCHEME FOR FINFET SEMICONDUCTOR DEVICES |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171130&DB=EPODOC&locale=&CC=US&NR=2017345913A1 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR1dS8Mw8BhT1Dedih9TAkrfisv6MfMwpEvSbWLbsbZjb2P9GAjSDVfx73uNm-5pT0nuQkgO7iu5uwA8Mqu9mLeq6JmMMt3stFKdJQtbtzKG1oeZ2guVX-H59iA2X6fWtAYf21wYVSf0WxVHRI5Kkd9LJa9X_5dYQsVWrp-SdwQtX9yoK7SNd0w7FGWyJnpdOQpEwDXOu3Go-WOFM0yLUcNBX-kADelOFQAmJ70qL2W1q1TcUzgc4XpFeQa1vGjAMd_-vdaAI2_z5I3dDfetz8H3ZDQIREjQcyMjOcbGG_p94pC-E0nC44i8OWFEwqrOgVSz3KHvSoRU1A58EfMIgUJOhlyGF_CAOD7QcWOzPzrM4nD3FMYl1ItlkV8BYXSOrMkSlrYTk1I7MZ9bWW4wVL2pwXJ6Dc19K93sR9_CSTX8rXfYhHr5-ZXfoSYuk3tFwB-BRYPi |
link.rule.ids | 230,309,783,888,25578,76884 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV3dT8IwEL8QNOKbosYP1CaavS1S9gF9IGZ0HZuyjbCN8EbYGImJASIz_vveKipPPLW5ay7tJde7a3u_Ajwyo7WYNcvXM3PKVL3dzFSWLkzVmDOMPvTMXMj6Cj8w3UR_mRiTCrz_1sJInNAvCY6IFpWhvRdyv17_H2LZ8m3l5il9Q9Lq2Ym7trLNjmmb4p6s2L2uGIZ2yBXOu0mkBCPJ03SDUc3CXOkAg-xOibQvxr2yLmW961ScEzgcorxlcQqVfFmHGv_9e60OR_72yhu7W-vbnEHgi9gN7Yhg5kaGYoSN7wV9YpG-FQvCk5gMrCgmUYlzIOQoxwscgZRS22FgJzxGoi3GHhfROTwgj7sqTmz6p4dpEu2uQruA6nK1zC-BMDpD02Qpy1qpTqmZ6p3mPNcYut5MYzm9gsY-Sdf72fdQc2N_MB14wesNHJesH-zDBlSLj8_8Fr1ykd5JZX4D2R-G0g |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=METHODS+FOR+PERFORMING+A+GATE+CUT+LAST+SCHEME+FOR+FINFET+SEMICONDUCTOR+DEVICES&rft.inventor=Huang+Haigou&rft.inventor=Wu+Xusheng&rft.inventor=Dai+Xintuo&rft.date=2017-11-30&rft.externalDBID=A1&rft.externalDocID=US2017345913A1 |