Methods of fabricating integrated circuit devices having raised via contacts
A method of fabricating an integrated circuit device is provided. The method includes depositing a first dielectric layer over a semiconductor substrate and forming first and second via contacts in the first dielectric layer and extending below a bottom surface of the first dielectric layer. The met...
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | English |
Published |
23.08.2022
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | A method of fabricating an integrated circuit device is provided. The method includes depositing a first dielectric layer over a semiconductor substrate and forming first and second via contacts in the first dielectric layer and extending below a bottom surface of the first dielectric layer. The method also includes etching back the first dielectric layer to expose upper portions of the first and second via contacts. The method further includes depositing an etch stop layer conformally on the upper portions of the first and second via contacts and on the first dielectric layer. In addition, the method includes depositing a second dielectric layer on the etch stop layer and forming first and second metal lines in the second dielectric layer to be electrically connected to the first via contact and the second via contact, respectively. |
---|---|
AbstractList | A method of fabricating an integrated circuit device is provided. The method includes depositing a first dielectric layer over a semiconductor substrate and forming first and second via contacts in the first dielectric layer and extending below a bottom surface of the first dielectric layer. The method also includes etching back the first dielectric layer to expose upper portions of the first and second via contacts. The method further includes depositing an etch stop layer conformally on the upper portions of the first and second via contacts and on the first dielectric layer. In addition, the method includes depositing a second dielectric layer on the etch stop layer and forming first and second metal lines in the second dielectric layer to be electrically connected to the first via contact and the second via contact, respectively. |
Author | Tsai, Kuo-Chiang Chen, Jyh-Huei Cheng, Jye-Yen |
Author_xml | – fullname: Chen, Jyh-Huei – fullname: Tsai, Kuo-Chiang – fullname: Cheng, Jye-Yen |
BookMark | eNqNyj0OwjAMQOEMMPB3B3MAhpQOnUEgBpiAuTKO21pCTpWYnB-QOADTG943dxONyjN3vrANMWSIHXT4SEJooj2IGvcJjQOQJHqJQeAixBkGLF-RUPLnFkGgqIZkeemmHT4zr35duPXxcNufNjzGlvOIxMrW3q_e11Xtm2ZXbf8xb-PWN_M |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
ExternalDocumentID | US11424188B2 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_US11424188B23 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 13:04:09 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_US11424188B23 |
Notes | Application Number: US202017093947 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220823&DB=EPODOC&CC=US&NR=11424188B2 |
ParticipantIDs | epo_espacenet_US11424188B2 |
PublicationCentury | 2000 |
PublicationDate | 20220823 |
PublicationDateYYYYMMDD | 2022-08-23 |
PublicationDate_xml | – month: 08 year: 2022 text: 20220823 day: 23 |
PublicationDecade | 2020 |
PublicationYear | 2022 |
RelatedCompanies | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD |
RelatedCompanies_xml | – name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD |
Score | 3.4123394 |
Snippet | A method of fabricating an integrated circuit device is provided. The method includes depositing a first dielectric layer over a semiconductor substrate and... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
Title | Methods of fabricating integrated circuit devices having raised via contacts |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220823&DB=EPODOC&locale=&CC=US&NR=11424188B2 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR1LS8Mw-GNMUW86FZ0PIkhvxa2PJTsUoe3KEPfAbbLbaPMY9dCOtdO_bxK7zYveQhI-ko98j3xPgMdYUNEizDVd6lim0465SYhjm7awXfmgBOZCR1sMO_2Z8zJ35zX42ObC6DqhX7o4oqQoKum91Px6tTdihTq2snhKUjmVP0dTLzSq37FlKceREfpebzwKR4ERBN5sYgzfPJUy6rQJ8SW7PpBqNFbhX713X2WlrH6LlOgUDscSWlaeQY1nDTgOtp3XGnA0qBzecljRXnEOrwPd7LlAuUAiTn7a-2RLtCv4wBBN13STlohxTf9IZeDLHWvlHmLoM42RikyPaVlcwEPUmwZ9Ux5rscPBYjbZ38C-hHqWZ_wKUIIpY62uRTsUO12cEMxsQWKpd_BOl2F2Dc2_4TT_W7yBE4VPZT617Fuol-sNv5Pyt0zuNeK-AaK9i24 |
link.rule.ids | 230,309,783,888,25578,76884 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR1NT8Iw9IWgEW-KGsWvmpjdFmEfrBwWEzbI1A2IgOFGtn6YeRiEDf37tnWAF701bfPSvvR99H0C3Mec8Camtm4Ty9CtVsx0jC1TN7lpiwfFHcZVtMWgHUyt55k9q8DHJhdG1Qn9UsURBUURQe-F4tfLnRHLV7GV-UOSiqnFY3_i-lr5OzYM6TjS_K7bGw39oad5njsda4NXV6aMWi2Mu4Jd7wkVG8s6-723rsxKWf4WKf0j2B8JaFlxDBWW1aHmbTqv1eEgKh3eYljSXn4CYaSaPedowRGPk5_2Ptk72hZ8oIikK7JOC0SZon8kM_DFjpV0D1H0mcZIRqbHpMhP4a7fm3iBLo413-JgPh3vbmCeQTVbZOwcUOIQSpsdg7SJY3WcBDvU5DgWegdrd6hDL6DxN5zGf4u3UAsmUTgPnwYvl3AocStNqYZ5BdVitWbXQhYXyY1C4jdU1o5e |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Methods+of+fabricating+integrated+circuit+devices+having+raised+via+contacts&rft.inventor=Chen%2C+Jyh-Huei&rft.inventor=Tsai%2C+Kuo-Chiang&rft.inventor=Cheng%2C+Jye-Yen&rft.date=2022-08-23&rft.externalDBID=B2&rft.externalDocID=US11424188B2 |