Split-gate flash memory, method of fabricating same and method for control thereof

A split-gate flash memory, a method of fabricating the split-gate flash memory and a method for control thereof are disclosed. The split-gate flash memory includes: a semiconductor substrate including a first memory region and a second memory region that are separate from each other; and a word-line...

Full description

Saved in:
Bibliographic Details
Main Author Liu, Xianzhou
Format Patent
LanguageEnglish
Published 30.06.2020
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A split-gate flash memory, a method of fabricating the split-gate flash memory and a method for control thereof are disclosed. The split-gate flash memory includes: a semiconductor substrate including a first memory region and a second memory region that are separate from each other; and a word-line structure between the first memory region and the second memory region. The word-line structure includes, stacked on the surface of the semiconductor substrate sequentially from bottom to top, a word-line oxide layer, a read gate, a dielectric oxide layer and an erase gate. The read and erase gates can each function as a word line of the split-gate flash memory for enabling a read or erase operation. During the erase operation, a voltage applied on the erase gate has an insignificant impact on the underlying semiconductor substrate, which is helpful in reducing channel leakage in the semiconductor substrate.
AbstractList A split-gate flash memory, a method of fabricating the split-gate flash memory and a method for control thereof are disclosed. The split-gate flash memory includes: a semiconductor substrate including a first memory region and a second memory region that are separate from each other; and a word-line structure between the first memory region and the second memory region. The word-line structure includes, stacked on the surface of the semiconductor substrate sequentially from bottom to top, a word-line oxide layer, a read gate, a dielectric oxide layer and an erase gate. The read and erase gates can each function as a word line of the split-gate flash memory for enabling a read or erase operation. During the erase operation, a voltage applied on the erase gate has an insignificant impact on the underlying semiconductor substrate, which is helpful in reducing channel leakage in the semiconductor substrate.
Author Liu, Xianzhou
Author_xml – fullname: Liu, Xianzhou
BookMark eNqNyrsOwjAMQNEMMPD6B7NTKaVI3UEgZgpzZVqniZTEUeKFv4cBdqYz3LtUs8iRFurWJe-kmlAIjMdiIVDg_Np9FMsjsAGDz-wGFBcnKBgIMI6_bDjDwFEyexBLmdis1dygL7T5ulLby_l-ulaUuKeScKBI0j-6Wrda1-3huG_-ed4QOzl_
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
ExternalDocumentID US10700174B2
GroupedDBID EVB
ID FETCH-epo_espacenet_US10700174B23
IEDL.DBID EVB
IngestDate Fri Jul 26 04:35:34 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_US10700174B23
Notes Application Number: US201816232487
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200630&DB=EPODOC&CC=US&NR=10700174B2
ParticipantIDs epo_espacenet_US10700174B2
PublicationCentury 2000
PublicationDate 20200630
PublicationDateYYYYMMDD 2020-06-30
PublicationDate_xml – month: 06
  year: 2020
  text: 20200630
  day: 30
PublicationDecade 2020
PublicationYear 2020
RelatedCompanies Shanghai Huahong Grace Semiconductor Manufacturing Corporation
RelatedCompanies_xml – name: Shanghai Huahong Grace Semiconductor Manufacturing Corporation
Score 3.2725084
Snippet A split-gate flash memory, a method of fabricating the split-gate flash memory and a method for control thereof are disclosed. The split-gate flash memory...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INFORMATION STORAGE
PHYSICS
SEMICONDUCTOR DEVICES
STATIC STORES
Title Split-gate flash memory, method of fabricating same and method for control thereof
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200630&DB=EPODOC&locale=&CC=US&NR=10700174B2
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1ZS8NAEB5KPd-0KloPVpA8GSQ2ybYPRchFEXrQQ_pWdpNdD2hSTET8985uE-uLvu7AsjswM9_sfjMDcIMRhlFLOCZj1DVtmrTMjmgnJpfU4oJyp8NVNXJ_4PZm9uPcmdfgraqF0X1CP3VzRLSoGO290P56tXnECjS3Mr_jr7iUPUTTbmCU2fG9biFlBF43HA2DoW_4fnc2MQZjNVtVOWTbQ3e9hTCaKmsInzxVlbL6HVKiA9ge4W5pcQg1kTZgz68mrzVgt19-eDdgRzM04xwXSyvMj2A8QeRY6JcxIhH9vpCl4st-3ZL1PGiSSSIZXw8ASp9JzpaCsDSpxIhTSUlRJwr_iUwew3UUTv2eicdc_OhkMZtsbtQ6gXqapeIUiIyt2JHM5dKSdiJom1mUJsKJOSbNzO2cQfPvfZr_Cc9hX-l3TZW7gHrx_iEuMR4X_Eor8htAkZEX
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT8MwDLam8Rg3GCAYryChnqhQWdushwlp7aYBe2kPtNuUtAkPae1EixD_HifrGBe4xlKUWLL9OflsA1xhhGHUEo7JGHVNm0ZV0xO1yOSSWlxQ7nhcVSN3e257Yj9MnWkB3la1MLpP6KdujogWFaK9Z9pfL9aPWIHmVqY3_BWXkrvWuB4YeXZ8q1tIGUGj3hz0g75v-H59MjJ6QzVbVTlku4HuegMhNlXW0HxqqKqUxe-Q0tqFzQHuFmd7UBBxGUr-avJaGba7-Yd3GbY0QzNMcTG3wnQfhiNEjpl-GSMS0e8LmSu-7Nc1Wc6DJokkkvHlAKD4maRsLgiLo5UYcSrJKepE4T-RyAO4bDXHftvEY85-dDKbjNY3qh5CMU5icQREhlboSOZyaUk7ErTGLEoj4YQck2bmesdQ-Xufyn_CCyi1x93OrHPfezyBHaXrJW3uFIrZ-4c4w9ic8XOt1G87UZQK
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Split-gate+flash+memory%2C+method+of+fabricating+same+and+method+for+control+thereof&rft.inventor=Liu%2C+Xianzhou&rft.date=2020-06-30&rft.externalDBID=B2&rft.externalDocID=US10700174B2