SINGLE-SIDED NANOSHEET TRANSISTORS

Provided is a single-sided nanosheet transistor structure including an upper channel material on a lower channel material. A first dielectric material is formed adjacent to the first side wall of the upper channel material and the lower channel material. A second dielectric material is formed adjace...

Full description

Saved in:
Bibliographic Details
Main Authors GULER LEONARD, CEA STEPHEN, MA SEAN, GUHA BISWAJEET, GHANI TAHIR
Format Patent
LanguageEnglish
Korean
Published 31.03.2023
Subjects
Online AccessGet full text

Cover

Loading…
Abstract Provided is a single-sided nanosheet transistor structure including an upper channel material on a lower channel material. A first dielectric material is formed adjacent to the first side wall of the upper channel material and the lower channel material. A second dielectric material is formed adjacent to a second side wall of the upper channel material and the lower channel material. The second dielectric material is formed adjacent to the second side wall of the upper channel material and the lower channel material. The first side wall of the upper and lower channel materials is exposed by etching at least a part of the first dielectric material. A side wall part of the second dielectric material may be exposed by removing a sacrificial material between the upper and lower channel materials. After that, a single-sided gate stack, which directly meets the first side wall of the upper and lower channel materials and meets the side wall part of the second dielectric material, may be formed. 하부 채널 재료 위에 상부 채널 재료를 포함하는 단면 나노시트 트랜지스터 구조물이 제공된다. 제1 유전체 재료는 상부 채널 재료 및 하부 채널 재료의 제1 측벽에 인접하게 형성된다. 제2 유전체 재료는 상부 채널 재료 및 하부 채널 재료의 제2 측벽에 인접하게 형성된다. 상부 채널 재료 및 하부 채널 재료의 제2 측벽에 인접하여 제2 유전체 재료가 형성된다. 상부 및 하부 채널 재료의 제1 측벽은 제1 유전체 재료의 적어도 일부를 에칭함으로써 노출된다. 상부 및 하부 채널 재료 사이의 희생 재료를 제거하여 제2 유전체 재료의 측벽 부분을 노출시킬 수 있다. 그 다음, 상부 및 하부 채널 재료의 제1 측벽과 직접 접촉하고 제2 유전체 재료의 측벽 부분과 접촉하는 단면 게이트 스택이 형성될 수 있다.
AbstractList Provided is a single-sided nanosheet transistor structure including an upper channel material on a lower channel material. A first dielectric material is formed adjacent to the first side wall of the upper channel material and the lower channel material. A second dielectric material is formed adjacent to a second side wall of the upper channel material and the lower channel material. The second dielectric material is formed adjacent to the second side wall of the upper channel material and the lower channel material. The first side wall of the upper and lower channel materials is exposed by etching at least a part of the first dielectric material. A side wall part of the second dielectric material may be exposed by removing a sacrificial material between the upper and lower channel materials. After that, a single-sided gate stack, which directly meets the first side wall of the upper and lower channel materials and meets the side wall part of the second dielectric material, may be formed. 하부 채널 재료 위에 상부 채널 재료를 포함하는 단면 나노시트 트랜지스터 구조물이 제공된다. 제1 유전체 재료는 상부 채널 재료 및 하부 채널 재료의 제1 측벽에 인접하게 형성된다. 제2 유전체 재료는 상부 채널 재료 및 하부 채널 재료의 제2 측벽에 인접하게 형성된다. 상부 채널 재료 및 하부 채널 재료의 제2 측벽에 인접하여 제2 유전체 재료가 형성된다. 상부 및 하부 채널 재료의 제1 측벽은 제1 유전체 재료의 적어도 일부를 에칭함으로써 노출된다. 상부 및 하부 채널 재료 사이의 희생 재료를 제거하여 제2 유전체 재료의 측벽 부분을 노출시킬 수 있다. 그 다음, 상부 및 하부 채널 재료의 제1 측벽과 직접 접촉하고 제2 유전체 재료의 측벽 부분과 접촉하는 단면 게이트 스택이 형성될 수 있다.
Author GUHA BISWAJEET
GULER LEONARD
CEA STEPHEN
GHANI TAHIR
MA SEAN
Author_xml – fullname: GULER LEONARD
– fullname: CEA STEPHEN
– fullname: MA SEAN
– fullname: GUHA BISWAJEET
– fullname: GHANI TAHIR
BookMark eNrjYmDJy89L5WRQCvb0c_dx1Q32dHF1UfBz9PMP9nB1DVEICXL0C_YMDvEPCuZhYE1LzClO5YXS3AzKbq4hzh66qQX58anFBYnJqXmpJfHeQUYGRsYGBibGZpYmjsbEqQIAvjUlTg
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate 단면 나노시트 트랜지스터
ExternalDocumentID KR20230043694A
GroupedDBID EVB
ID FETCH-epo_espacenet_KR20230043694A3
IEDL.DBID EVB
IngestDate Fri Jul 19 13:10:09 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
Korean
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_KR20230043694A3
Notes Application Number: KR20220106306
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230331&DB=EPODOC&CC=KR&NR=20230043694A
ParticipantIDs epo_espacenet_KR20230043694A
PublicationCentury 2000
PublicationDate 20230331
PublicationDateYYYYMMDD 2023-03-31
PublicationDate_xml – month: 03
  year: 2023
  text: 20230331
  day: 31
PublicationDecade 2020
PublicationYear 2023
RelatedCompanies INTEL CORPORATION
RelatedCompanies_xml – name: INTEL CORPORATION
Score 3.430415
Snippet Provided is a single-sided nanosheet transistor structure including an upper channel material on a lower channel material. A first dielectric material is...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title SINGLE-SIDED NANOSHEET TRANSISTORS
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20230331&DB=EPODOC&locale=&CC=KR&NR=20230043694A
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMU4yTDExNgfdAZhmrmtilpisa5FsZqFrZpySBppISzJJBA3o-_qZeYSaeEWYRjAx5MD2woDPCS0HH44IzFHJwPxeAi6vCxCDWC7gtZXF-kmZQKF8e7cQWxc1aO8Y2J4GbQBycbJ1DfB38XdWc3a29Q5S8wuCyIGOW7c0cWRmYAU1pEEn7buGOYH2pRQgVypuggxsAUDz8kqEGJiy84UZOJ1hd68JM3D4Qqe8gUxo7isWYVAK9vRz93HVDfZ0cXVR8HP08w_2cHUNUQgJcvQL9gwO8Q8KFmVQdnMNcfbQBVoWD_dbvHcQssuMxRhYgL3-VAkGhUTLNGDvwtzEBChjkmIIbFYkJ5slpZpbpCSbmSQbJ0syyOAzSQq_tDQDF4gL2Vwnw8BSUlSaKgusXUuS5MCBAgAdEHi1
link.rule.ids 230,309,786,891,25594,76906
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LT4NAEJ7Uaqw3rZqqVYkabsQ0rEAPxFAegsDSsGh6I7BAYjS2sRj_vruUak-9bfZLZh_J7Lx2ZgDu5HxUIFnlPQArVUJKRiWNKpqkyEXFA2k5yrhDP8SK-4KeZw-zDnysc2GaOqE_TXFExlGU8XvdvNeLfyeW1fytXN7nb2xq_ugkuiW21jHTp3kCkDXR7WlkRaZomrofizheYbzc-hgZO7Cr8vq8XHl6nfC8lMWmUHEOYW_K6H3WR9B5n_ehZ657r_VhP2xD3mzYct_yGG6Ih58CWyKeZVsCNnBEXNtOhCQ2MPFIEsXkBG4dOzFdiS2W_p0t9ePNncmn0GVWfzkAIRtXzLpQEWIIKkZMraBUyUtVK6iCqEzPYLiN0vl2-Bp6bhIGaeBh_wIOOLRKtBtCt_76Li-ZpK3zq-aCfgHqQ3ui
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=SINGLE-SIDED+NANOSHEET+TRANSISTORS&rft.inventor=GULER+LEONARD&rft.inventor=CEA+STEPHEN&rft.inventor=MA+SEAN&rft.inventor=GUHA+BISWAJEET&rft.inventor=GHANI+TAHIR&rft.date=2023-03-31&rft.externalDBID=A&rft.externalDocID=KR20230043694A