HYBRID INTERPOSER AND SEMICONDUCTOR PACKAGE
One embodiment of the present disclosure provides a semiconductor package including: an interposer substrate including a core substrate having at least one cavity and having a through-via connecting an upper surface to a lower surface, and a connection structure that has an insulating member dispose...
Saved in:
Main Authors | , , , |
---|---|
Format | Patent |
Language | English Korean |
Published |
14.09.2020
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | One embodiment of the present disclosure provides a semiconductor package including: an interposer substrate including a core substrate having at least one cavity and having a through-via connecting an upper surface to a lower surface, and a connection structure that has an insulating member disposed on the upper surface of the core substrate and a redistribution layer formed on the insulating member; at least one semiconductor chip disposed on an upper surface of the connection structure of the interposer substrate, and having a connection pad connected to the redistribution layer; a passive component accommodated in the at least one cavity; a first insulating layer disposed between the core substrate and the connection structure to seal the at least one cavity; a first wiring layer disposed on the first insulating layer to connect the through-via and the passive component to the redistribution layer; a second insulating layer disposed on the lower surface of the core substrate; and a second wiring layer disposed on a lower surface of the second insulating layer, and connected to the through-via.
본 개시의 일 실시예는, 적어도 하나의 캐비티를 가지며 상면 및 하면을 연결하는 관통 비아를 갖는 코어 기판과, 상기 코어 기판의 상면에 배치된 절연 부재와 상기 절연 부재에 형성된 재배선층을 갖는 연결 구조체를 구비한 인터포저 기판;과, 상기 인터포저 기판의 연결 구조체의 상면에 배치되며, 상기 재배선층에 연결된 접속 패드를 갖는 적어도 하나의 반도체 칩;과, 상기 적어도 하나의 캐비티에 수용된 수동 부품;과, 상기 코어 기판과 상기 연결 구조체 사이에 배치되며 상기 적어도 하나의 캐비티를 봉합하는 제1 절연층;과, 상기 제1 절연층에 배치되며 상기 관통 비아와 상기 수동 부품을 상기 재배선층과 연결하는 제1 배선층;과, 상기 코어 기판의 하면에 배치된 제2 절연층;과, 상기 제2 절연층의 하면에 배치되며 상기 관통 비아에 연결되는 제2 배선층을 포함하는 반도체 패키지를 제공한다. |
---|---|
AbstractList | One embodiment of the present disclosure provides a semiconductor package including: an interposer substrate including a core substrate having at least one cavity and having a through-via connecting an upper surface to a lower surface, and a connection structure that has an insulating member disposed on the upper surface of the core substrate and a redistribution layer formed on the insulating member; at least one semiconductor chip disposed on an upper surface of the connection structure of the interposer substrate, and having a connection pad connected to the redistribution layer; a passive component accommodated in the at least one cavity; a first insulating layer disposed between the core substrate and the connection structure to seal the at least one cavity; a first wiring layer disposed on the first insulating layer to connect the through-via and the passive component to the redistribution layer; a second insulating layer disposed on the lower surface of the core substrate; and a second wiring layer disposed on a lower surface of the second insulating layer, and connected to the through-via.
본 개시의 일 실시예는, 적어도 하나의 캐비티를 가지며 상면 및 하면을 연결하는 관통 비아를 갖는 코어 기판과, 상기 코어 기판의 상면에 배치된 절연 부재와 상기 절연 부재에 형성된 재배선층을 갖는 연결 구조체를 구비한 인터포저 기판;과, 상기 인터포저 기판의 연결 구조체의 상면에 배치되며, 상기 재배선층에 연결된 접속 패드를 갖는 적어도 하나의 반도체 칩;과, 상기 적어도 하나의 캐비티에 수용된 수동 부품;과, 상기 코어 기판과 상기 연결 구조체 사이에 배치되며 상기 적어도 하나의 캐비티를 봉합하는 제1 절연층;과, 상기 제1 절연층에 배치되며 상기 관통 비아와 상기 수동 부품을 상기 재배선층과 연결하는 제1 배선층;과, 상기 코어 기판의 하면에 배치된 제2 절연층;과, 상기 제2 절연층의 하면에 배치되며 상기 관통 비아에 연결되는 제2 배선층을 포함하는 반도체 패키지를 제공한다. |
Author | CHO JUNG HYUN KIM JONG ROK HUR YOUNG SIK LEE YOUNG KWAN |
Author_xml | – fullname: LEE YOUNG KWAN – fullname: CHO JUNG HYUN – fullname: HUR YOUNG SIK – fullname: KIM JONG ROK |
BookMark | eNrjYmDJy89L5WTQ9oh0CvJ0UfD0C3ENCvAPdg1ScPRzUQh29fV09vdzCXUO8Q9SCHB09nZ0d-VhYE1LzClO5YXS3AzKbq4hzh66qQX58anFBYnJqXmpJfHeQUYGRgYGhgZmxsbmjsbEqQIABOknhw |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences |
DocumentTitleAlternate | 하이브리드 인터포저 및 반도체 패키지 |
ExternalDocumentID | KR20200106337A |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_KR20200106337A3 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 13:56:23 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English Korean |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_KR20200106337A3 |
Notes | Application Number: KR20190024733 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200914&DB=EPODOC&CC=KR&NR=20200106337A |
ParticipantIDs | epo_espacenet_KR20200106337A |
PublicationCentury | 2000 |
PublicationDate | 20200914 |
PublicationDateYYYYMMDD | 2020-09-14 |
PublicationDate_xml | – month: 09 year: 2020 text: 20200914 day: 14 |
PublicationDecade | 2020 |
PublicationYear | 2020 |
RelatedCompanies | SAMSUNG ELECTRONICS CO., LTD |
RelatedCompanies_xml | – name: SAMSUNG ELECTRONICS CO., LTD |
Score | 3.2450185 |
Snippet | One embodiment of the present disclosure provides a semiconductor package including: an interposer substrate including a core substrate having at least one... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
Title | HYBRID INTERPOSER AND SEMICONDUCTOR PACKAGE |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20200914&DB=EPODOC&locale=&CC=KR&NR=20200106337A |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMbU0SUpKSgbNsAK7qyZmpkm6limWibpJKYZJKcAoTzMC31ri62fmEWriFWEawcSQA9sLAz4ntBx8OCIwRyUD83sJuLwuQAxiuYDXVhbrJ2UChfLt3UJsXdSgvWPQUL-hiZqLk61rgL-Lv7Oas7Otd5CaXxBEDugcY2NzR2YGVmBD2hyUH1zDnED7UgqQKxU3QQa2AKB5eSVCDEzZ-cIMnM6wu9eEGTh8oVPeQCY09xWLMGh7RILWwiiAj7EN8A92DVJw9HNRCAYFpb-fS6hziH-QQoCjs7eju6sog7Kba4izhy7Q1ni4J-O9g5CdaCzGwALs_qdKMCgAmwTJqWZJFolppgYmwM5CYqqpQYqFYWJqCrBoSjZNkmSQwWeSFH5paQYuEBe0AsLQRIaBpaSoNFUWWM2WJMmBQwcAN7d8DA |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMbU0SUpKSgbNsAK7qyZmpkm6limWibpJKYZJKcAoTzMC31ri62fmEWriFWEawcSQA9sLAz4ntBx8OCIwRyUD83sJuLwuQAxiuYDXVhbrJ2UChfLt3UJsXdSgvWPQUL-hiZqLk61rgL-Lv7Oas7Otd5CaXxBEDugcY2NzR2YGVmAj2xyUH1zDnED7UgqQKxU3QQa2AKB5eSVCDEzZ-cIMnM6wu9eEGTh8oVPeQCY09xWLMGh7RILWwiiAj7EN8A92DVJw9HNRCAYFpb-fS6hziH-QQoCjs7eju6sog7Kba4izhy7Q1ni4J-O9g5CdaCzGwALs_qdKMCgAmwTJqWZJFolppgYmwM5CYqqpQYqFYWJqCrBoSjZNkmSQwWeSFH5peQZOjxBfn3gfTz9vaQYukBRoNYShiQwDS0lRaaossMotSZIDhxQANCV-_w |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=HYBRID+INTERPOSER+AND+SEMICONDUCTOR+PACKAGE&rft.inventor=LEE+YOUNG+KWAN&rft.inventor=CHO+JUNG+HYUN&rft.inventor=HUR+YOUNG+SIK&rft.inventor=KIM+JONG+ROK&rft.date=2020-09-14&rft.externalDBID=A&rft.externalDocID=KR20200106337A |